i40e_bm.h 15.3 KB
Newer Older
Antoine Kaufmann's avatar
Antoine Kaufmann committed
1
2
#pragma once

3
#include <deque>
4
#include <sstream>
Antoine Kaufmann's avatar
Antoine Kaufmann committed
5
6
7
8
9
10
#include <stdint.h>
extern "C" {
#include <cosim_pcie_proto.h>
}
#include <nicbm.h>

11
12
13
14
15
16
//#define DEBUG_DEV
//#define DEBUG_ADMINQ
//#define DEBUG_LAN
//#define DEBUG_HMC
//#define DEBUG_QUEUES

17
struct i40e_aq_desc;
18
struct i40e_tx_desc;
19

Antoine Kaufmann's avatar
Antoine Kaufmann committed
20
21
22
namespace i40e {

class i40e_bm;
23
class lan;
Antoine Kaufmann's avatar
Antoine Kaufmann committed
24
25
26
27
28
29
30

class dma_base : public nicbm::DMAOp {
    public:
        /** i40e_bm will call this when dma is done */
        virtual void done() = 0;
};

31
32
33
34
35
36
37
38
39
class int_ev : public nicbm::TimedEvent {
    public:
        uint16_t vector;
        bool armed;

        int_ev();
};


40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
class logger : public std::ostream {
    public:
        static const char endl = '\n';

    protected:
        std::string label;
        std::stringstream ss;

    public:
        logger(const std::string &label_);
        logger &operator<<(char c);
        logger &operator<<(int32_t c);
        logger &operator<<(uint8_t i);
        logger &operator<<(uint16_t i);
        logger &operator<<(uint32_t i);
        logger &operator<<(uint64_t i);
        logger &operator<<(bool c);
        logger &operator<<(const char *str);
        logger &operator<<(void *str);
};

61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
/**
 * Base-class for descriptor queues (RX/TX, Admin RX/TX).
 *
 * Descriptor processing is split up into multiple phases:
 *
 *      - fetch: descriptor is read from host memory. This can be done in
 *        batches, while the batch sizes is limited by the minimum of
 *        MAX_ACTIVE_DESCS, max_active_capacity(), and max_fetch_capacity().
 *        Fetch is implemented by this base class.
 *
 *      - prepare: to be implemented in the sub class, but typically involves
 *        fetching buffer contents. Not guaranteed to happen in order. If
 *        overriden subclass must call desc_prepared() when done.
 *
 *      - process: to be implemented in the sub class. Guaranteed to be called
 *        in order. In case of tx, this actually sends the packet, in rx
 *        processing finishes when a packet for a descriptor has been received.
 *        subclass must call desc_processed() when done.
 *
 *      - write back: descriptor is written back to host-memory. Write-back
 *        capacity
 */
Antoine Kaufmann's avatar
Antoine Kaufmann committed
83
84
class queue_base {
    protected:
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
        static const uint32_t MAX_ACTIVE_DESCS = 128;

        class desc_ctx {
            friend class queue_base;
            public:
                enum state {
                    DESC_EMPTY,
                    DESC_FETCHING,
                    DESC_PREPARING,
                    DESC_PREPARED,
                    DESC_PROCESSING,
                    DESC_PROCESSED,
                    DESC_WRITING_BACK,
                    DESC_WRITTEN_BACK,
                };

Antoine Kaufmann's avatar
Antoine Kaufmann committed
101
102
103
            protected:
                queue_base &queue;
            public:
104
                enum state state;
Antoine Kaufmann's avatar
Antoine Kaufmann committed
105
                uint32_t index;
106
107
108
109
110
                void *desc;
                void *data;
                size_t data_len;
                size_t data_capacity;

111
112
                virtual void prepared();
                virtual void processed();
113
114
115
116
117
118
119
120
121
122
123
124
125

            protected:
                void data_fetch(uint64_t addr, size_t len);
                virtual void data_fetched(uint64_t addr, size_t len);
                void data_write(uint64_t addr, size_t len, const void *buf);
                virtual void data_written(uint64_t addr, size_t len);

            public:
                desc_ctx(queue_base &queue_);
                virtual ~desc_ctx();

                virtual void prepare();
                virtual void process() = 0;
Antoine Kaufmann's avatar
Antoine Kaufmann committed
126
127
        };

128
        class dma_fetch : public dma_base {
129
130
131
            protected:
                queue_base &queue;
            public:
132
133
134
                uint32_t pos;
                dma_fetch(queue_base &queue_, size_t len);
                virtual ~dma_fetch();
135
136
137
                virtual void done();
        };

Antoine Kaufmann's avatar
Antoine Kaufmann committed
138
139
140
141
        class dma_wb : public dma_base {
            protected:
                queue_base &queue;
            public:
142
                uint32_t pos;
Antoine Kaufmann's avatar
Antoine Kaufmann committed
143
144
145
146
147
                dma_wb(queue_base &queue_, size_t len);
                virtual ~dma_wb();
                virtual void done();
        };

148
149
150
151
152
        class dma_data_fetch : public dma_base {
            protected:
                desc_ctx &ctx;

            public:
153
154
                size_t total_len;
                size_t part_offset;
155
156
157
158
159
                dma_data_fetch(desc_ctx &ctx_, size_t len, void *buffer);
                virtual ~dma_data_fetch();
                virtual void done();
        };

160
161
        class dma_data_wb : public dma_base {
            protected:
162
                desc_ctx &ctx;
163
            public:
164
165
                size_t total_len;
                size_t part_offset;
166
                dma_data_wb(desc_ctx &ctx_, size_t len);
167
168
169
170
                virtual ~dma_data_wb();
                virtual void done();
        };

171
    public:
172
        std::string qname;
173
        logger log;
174
    protected:
175
176
177
178
179
        desc_ctx *desc_ctxs[MAX_ACTIVE_DESCS];
        uint32_t active_first_pos;
        uint32_t active_first_idx;
        uint32_t active_cnt;

Antoine Kaufmann's avatar
Antoine Kaufmann committed
180
181
182
183
184
185
186
        uint64_t base;
        uint32_t len;
        uint32_t &reg_head;
        uint32_t &reg_tail;

        bool enabled;
        size_t desc_len;
187
188

        void ctxs_init();
Antoine Kaufmann's avatar
Antoine Kaufmann committed
189
190

        void trigger_fetch();
191
192
        void trigger_process();
        void trigger_writeback();
193
        void trigger();
Antoine Kaufmann's avatar
Antoine Kaufmann committed
194

195
196
197
        // returns how many descriptors the queue can fetch max during the next
        // fetch: default UINT32_MAX, but can be overriden by child classes
        virtual uint32_t max_fetch_capacity();
198
199
200
201
202
        virtual uint32_t max_writeback_capacity();
        virtual uint32_t max_active_capacity();

        virtual desc_ctx &desc_ctx_create() = 0;

203
204
        // dummy function, needs to be overriden if interrupts are required
        virtual void interrupt();
Antoine Kaufmann's avatar
Antoine Kaufmann committed
205

206
207
208
209
210
211
        // this does the actual write-back. Can be overridden
        virtual void do_writeback(uint32_t first_idx, uint32_t first_pos,
                uint32_t cnt);

        // called by dma op when writeback has completed
        void writeback_done(uint32_t first_pos, uint32_t cnt);
Antoine Kaufmann's avatar
Antoine Kaufmann committed
212
    public:
213
214
        queue_base(const std::string &qname_, uint32_t &reg_head_,
                uint32_t &reg_tail_);
215
        virtual void reset();
Antoine Kaufmann's avatar
Antoine Kaufmann committed
216
        void reg_updated();
217
        bool is_enabled();
Antoine Kaufmann's avatar
Antoine Kaufmann committed
218
219
220
221
};

class queue_admin_tx : public queue_base {
    protected:
222
223
224
225
226
        class admin_desc_ctx : public desc_ctx {
            protected:
                queue_admin_tx &aq;
                i40e_bm &dev;
                struct i40e_aq_desc *d;
Antoine Kaufmann's avatar
Antoine Kaufmann committed
227

228
                virtual void data_written(uint64_t addr, size_t len);
229

230
231
232
233
234
235
236
237
                // prepare completion descriptor (fills flags, and return value)
                void desc_compl_prepare(uint16_t retval, uint16_t extra_flags);
                // complete direct response
                void desc_complete(uint16_t retval, uint16_t extra_flags = 0);
                // complete indirect response
                void desc_complete_indir(uint16_t retval, const void *data,
                        size_t len, uint16_t extra_flags = 0,
                        bool ignore_datalen=false);
238

239
240
            public:
                admin_desc_ctx(queue_admin_tx &queue_, i40e_bm &dev);
241

242
243
244
                virtual void prepare();
                virtual void process();
        };
Antoine Kaufmann's avatar
Antoine Kaufmann committed
245

246
        i40e_bm &dev;
Antoine Kaufmann's avatar
Antoine Kaufmann committed
247
248
        uint64_t &reg_base;
        uint32_t &reg_len;
249
250

        virtual desc_ctx &desc_ctx_create();
Antoine Kaufmann's avatar
Antoine Kaufmann committed
251
252
253
254
255
256
    public:
        queue_admin_tx(i40e_bm &dev_, uint64_t &reg_base_,
                uint32_t &reg_len_, uint32_t &reg_head_, uint32_t &reg_tail_);
        void reg_updated();
};

Antoine Kaufmann's avatar
Antoine Kaufmann committed
257
258
259
260
261
262
// host memory cache
class host_mem_cache {
    protected:
        static const uint16_t MAX_SEGMENTS = 0x1000;

        struct segment {
263
            uint64_t addr;
Antoine Kaufmann's avatar
Antoine Kaufmann committed
264
265
266
267
268
269
270
            uint16_t pgcount;
            bool valid;
            bool direct;
        };

        i40e_bm &dev;
        segment segs[MAX_SEGMENTS];
271

Antoine Kaufmann's avatar
Antoine Kaufmann committed
272
    public:
273
274
275
276
277
        class mem_op : public dma_base {
            public:
                bool failed;
        };

Antoine Kaufmann's avatar
Antoine Kaufmann committed
278
        host_mem_cache(i40e_bm &dev);
279
        void reset();
Antoine Kaufmann's avatar
Antoine Kaufmann committed
280
        void reg_updated(uint64_t addr);
281
282
283

        // issue a hmc memory operation (address is in the context
        void issue_mem_op(mem_op &op);
Antoine Kaufmann's avatar
Antoine Kaufmann committed
284
285
};

286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
class lan_queue_base : public queue_base {
    protected:
        class qctx_fetch : public host_mem_cache::mem_op {
            public:
                lan_queue_base &lq;

                qctx_fetch(lan_queue_base &lq_);
                virtual void done();
        };


        lan &lanmgr;

        void ctx_fetched();
        void ctx_written_back();

302
        virtual void interrupt();
303
304
305
306
307
308
309
        virtual void initialize() = 0;

    public:
        bool enabling;
        size_t idx;
        uint32_t &reg_ena;
        uint32_t &fpm_basereg;
310
        uint32_t &reg_intqctl;
311
312
313
314
315
        size_t ctx_size;
        void *ctx;

        uint32_t reg_dummy_head;

316
317
        lan_queue_base(lan &lanmgr_, const std::string &qtype, uint32_t &reg_tail,
                size_t idx_,
318
319
                uint32_t &reg_ena_, uint32_t &fpm_basereg, uint32_t &reg_intqctl,
                uint16_t ctx_size);
320
        virtual void reset();
321
322
323
324
325
326
        void enable();
        void disable();
};

class lan_queue_tx : public lan_queue_base {
    protected:
327
328
329
330
331
332
333
334
335
336
337
338
339
        static const uint16_t MTU = 2048;

        class tx_desc_ctx : public desc_ctx {
            protected:
                lan_queue_tx &tq;

            public:
                i40e_tx_desc *d;

                tx_desc_ctx(lan_queue_tx &queue_);

                virtual void prepare();
                virtual void process();
340
                virtual void processed();
341
342
343
        };


344
345
346
347
        class dma_hwb : public dma_base {
            protected:
                lan_queue_tx &queue;
            public:
348
349
                uint32_t pos;
                uint32_t cnt;
350
                uint32_t next_head;
351
352
                dma_hwb(lan_queue_tx &queue_, uint32_t pos, uint32_t cnt,
                        uint32_t next_head);
353
354
355
356
                virtual ~dma_hwb();
                virtual void done();
        };

Antoine Kaufmann's avatar
Antoine Kaufmann committed
357
        uint8_t pktbuf[MTU];
358
        std::deque<tx_desc_ctx *> ready_segments;
Antoine Kaufmann's avatar
Antoine Kaufmann committed
359

360
361
362
363
        bool hwb;
        uint64_t hwb_addr;

        virtual void initialize();
364
        virtual desc_ctx &desc_ctx_create();
365

366
367
368
369
        virtual void do_writeback(uint32_t first_idx, uint32_t first_pos,
                uint32_t cnt);
        bool trigger_tx_packet();
        void trigger_tx();
370

371
372
    public:
        lan_queue_tx(lan &lanmgr_, uint32_t &reg_tail, size_t idx,
373
374
                uint32_t &reg_ena, uint32_t &fpm_basereg,
                uint32_t &reg_intqctl);
Antoine Kaufmann's avatar
Antoine Kaufmann committed
375
        virtual void reset();
376
377
378
379
};

class lan_queue_rx : public lan_queue_base {
    protected:
380
381
382
383
384
385
386
387
388
        class rx_desc_ctx : public desc_ctx {
            protected:
                lan_queue_rx &rq;
                virtual void data_written(uint64_t addr, size_t len);

            public:
                rx_desc_ctx(lan_queue_rx &queue_);
                virtual void process();
                void packet_received(const void *data, size_t len);
389
390
        };

391
392
393
394
395
        uint16_t dbuff_size;
        uint16_t hbuff_size;
        uint16_t rxmax;
        bool crc_strip;

396
        std::deque<rx_desc_ctx *> dcache;
397

398
        virtual void initialize();
399
        virtual desc_ctx &desc_ctx_create();
400

401
402
    public:
        lan_queue_rx(lan &lanmgr_, uint32_t &reg_tail, size_t idx,
403
404
                uint32_t &reg_ena, uint32_t &fpm_basereg,
                uint32_t &reg_intqctl);
405
        virtual void reset();
406
        void packet_received(const void *data, size_t len);
407
408
};

409
410
411
// rx tx management
class lan {
    protected:
412
413
414
415
        friend class lan_queue_base;
        friend class lan_queue_tx;
        friend class lan_queue_rx;

416
        i40e_bm &dev;
417
        logger log;
418
        const size_t num_qs;
419
420
421
        lan_queue_rx **rxqs;
        lan_queue_tx **txqs;

422
423
    public:
        lan(i40e_bm &dev, size_t num_qs);
424
        void reset();
425
426
        void qena_updated(uint16_t idx, bool rx);
        void tail_updated(uint16_t idx, bool rx);
427
        void packet_received(const void *data, size_t len);
428
};
Antoine Kaufmann's avatar
Antoine Kaufmann committed
429

Antoine Kaufmann's avatar
Antoine Kaufmann committed
430
431
432
class shadow_ram {
    protected:
        i40e_bm &dev;
433
        logger log;
Antoine Kaufmann's avatar
Antoine Kaufmann committed
434
435
436
437
438
439
440
441
442
443
444

    public:
        shadow_ram(i40e_bm &dev);
        void reg_updated();
        uint16_t read(uint16_t addr);
        void write(uint16_t addr, uint16_t val);
};

class i40e_bm : public nicbm::Runner::Device {
protected:
    friend class queue_admin_tx;
445
    friend class host_mem_cache;
446
447
    friend class lan;
    friend class lan_queue_base;
448
449
    friend class lan_queue_rx;
    friend class lan_queue_tx;
450
    friend class shadow_ram;
Antoine Kaufmann's avatar
Antoine Kaufmann committed
451
452
453
454
455
456

    static const unsigned BAR_REGS = 0;
    static const unsigned BAR_IO = 2;

    static const uint32_t NUM_QUEUES = 1536;
    static const uint32_t NUM_PFINTS = 512;
457
    static const uint32_t NUM_VSIS = 384;
458
    static const uint16_t MAX_MTU = 2048;
Antoine Kaufmann's avatar
Antoine Kaufmann committed
459
    static const uint8_t NUM_ITR = 3;
Antoine Kaufmann's avatar
Antoine Kaufmann committed
460
461
462

    struct i40e_regs {
        uint32_t glgen_rstctl;
463
        uint32_t glgen_stat;
Antoine Kaufmann's avatar
Antoine Kaufmann committed
464
465
466
        uint32_t gllan_rctl_0;
        uint32_t pfint_lnklst0;
        uint32_t pfint_icr0_ena;
Antoine Kaufmann's avatar
Antoine Kaufmann committed
467
        uint32_t pfint_icr0;
Antoine Kaufmann's avatar
Antoine Kaufmann committed
468
        uint32_t pfint_itr0[NUM_ITR];
Antoine Kaufmann's avatar
Antoine Kaufmann committed
469

470
        uint32_t pfint_dyn_ctl0;
Antoine Kaufmann's avatar
Antoine Kaufmann committed
471
472
473
474
475
476
477
478
479
480
        uint32_t pfint_dyn_ctln[NUM_PFINTS - 1];
        uint32_t pfint_lnklstn[NUM_PFINTS - 1];
        uint32_t pfint_raten[NUM_PFINTS - 1];
        uint32_t gllan_txpre_qdis[12];

        uint32_t glnvm_srctl;
        uint32_t glnvm_srdata;

        uint32_t qint_tqctl[NUM_QUEUES];
        uint32_t qtx_ena[NUM_QUEUES];
481
        uint32_t qtx_tail[NUM_QUEUES];
Antoine Kaufmann's avatar
Antoine Kaufmann committed
482
483
        uint32_t qint_rqctl[NUM_QUEUES];
        uint32_t qrx_ena[NUM_QUEUES];
484
        uint32_t qrx_tail[NUM_QUEUES];
Antoine Kaufmann's avatar
Antoine Kaufmann committed
485

486
487
488
489
490
        uint32_t glhmc_lantxbase[16];
        uint32_t glhmc_lantxcnt[16];
        uint32_t glhmc_lanrxbase[16];
        uint32_t glhmc_lanrxcnt[16];

Antoine Kaufmann's avatar
Antoine Kaufmann committed
491
492
493
494
495
496
497
        uint32_t pfhmc_sdcmd;
        uint32_t pfhmc_sddatalow;
        uint32_t pfhmc_sddatahigh;
        uint32_t pfhmc_pdinv;
        uint32_t pfhmc_errorinfo;
        uint32_t pfhmc_errordata;

Antoine Kaufmann's avatar
Antoine Kaufmann committed
498
499
500
501
502
503
504
505
506
        uint64_t pf_atqba;
        uint32_t pf_atqlen;
        uint32_t pf_atqh;
        uint32_t pf_atqt;

        uint64_t pf_arqba;
        uint32_t pf_arqlen;
        uint32_t pf_arqh;
        uint32_t pf_arqt;
Antoine Kaufmann's avatar
Antoine Kaufmann committed
507
508

        uint32_t glqf_hkey[13];
Antoine Kaufmann's avatar
Antoine Kaufmann committed
509
510
511
512
513
514
515
516
    };

public:
    i40e_bm();
    ~i40e_bm();

    virtual void setup_intro(struct cosim_pcie_proto_dev_intro &di);
    virtual void reg_read(uint8_t bar, uint64_t addr, void *dest, size_t len);
Antoine Kaufmann's avatar
Antoine Kaufmann committed
517
    virtual uint32_t reg_read32(uint8_t bar, uint64_t addr);
Antoine Kaufmann's avatar
Antoine Kaufmann committed
518
519
    virtual void reg_write(uint8_t bar, uint64_t addr, const void *src,
            size_t len);
Antoine Kaufmann's avatar
Antoine Kaufmann committed
520
    virtual void reg_write32(uint8_t bar, uint64_t addr, uint32_t val);
Antoine Kaufmann's avatar
Antoine Kaufmann committed
521
522
    virtual void dma_complete(nicbm::DMAOp &op);
    virtual void eth_rx(uint8_t port, const void *data, size_t len);
523
524
525
    virtual void timed_event(nicbm::TimedEvent &ev);

    void signal_interrupt(uint16_t vector, uint8_t itr);
Antoine Kaufmann's avatar
Antoine Kaufmann committed
526
527

protected:
528
    logger log;
Antoine Kaufmann's avatar
Antoine Kaufmann committed
529
530
    i40e_regs regs;
    queue_admin_tx pf_atq;
Antoine Kaufmann's avatar
Antoine Kaufmann committed
531
    host_mem_cache hmc;
Antoine Kaufmann's avatar
Antoine Kaufmann committed
532
    shadow_ram shram;
533
    lan lanmgr;
Antoine Kaufmann's avatar
Antoine Kaufmann committed
534

535
536
    int_ev intevs[NUM_PFINTS];

Antoine Kaufmann's avatar
Antoine Kaufmann committed
537
538
539
540
541
542
543
544
545
546
    /** Read from the I/O bar */
    virtual uint32_t reg_io_read(uint64_t addr);
    /** Write to the I/O bar */
    virtual void reg_io_write(uint64_t addr, uint32_t val);

    /** 32-bit read from the memory bar (should be the default) */
    virtual uint32_t reg_mem_read32(uint64_t addr);
    /** 32-bit write to the memory bar (should be the default) */
    virtual void reg_mem_write32(uint64_t addr, uint32_t val);

547
    void reset(bool indicate_done);
Antoine Kaufmann's avatar
Antoine Kaufmann committed
548
549
};

550
551
552
// places the tcp checksum in the packet (assuming ipv4)
void xsum_tcp(void *tcphdr, size_t l4len);

Antoine Kaufmann's avatar
Antoine Kaufmann committed
553
} // namespace corundum