builtin.h 6.04 KB
Newer Older
1
2
3
4
5
6
7
8
9
10
/*!
 * \file tl/op/builtin.h
 * \brief Builtin intrinsics.
 *
 */

#ifndef TVM_TL_OP_BUILTIN_H_
#define TVM_TL_OP_BUILTIN_H_

#include "op.h"
11
#include <tvm/ir/transform.h>
12
13
14
15

namespace tvm {
namespace tl {

16
static constexpr const char *kDisableTMALower = "tl.disable_tma_lower";
17
18
static constexpr const char *kDisableSafeMemoryLegalize =
    "tl.disable_safe_memory_legalize";
19
20
static constexpr const char *kDisableWarpSpecialized =
    "tl.disable_warp_specialized";
21
22
static constexpr const char *kConfigIndexBitwidth = "tl.config_index_bitwidth";

23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
/*!
 * \brief Whether to disable dynamic tail split
 *
 * kDisableDynamicTailSplit = "tl.disable_dynamic_tail_split"
 *
 */
static constexpr const char *kDisableDynamicTailSplit =
    "tl.disable_dynamic_tail_split";

/*!
 * \brief The size of the vectorized dimension in buffer, designed by user
 *
 * For example, if the vectorized dimension is 128 bits and the dtype of buffer
 * A[m, k] is float16, the size of the vectorized dimension (i.e. k) in buffer A
 * should be divisible by 8 (8 = 128 / 16).
 *
 * kDynamicAlignment = "tl.dynamic_alignment"
 *
 */
static constexpr const char *kDynamicAlignment = "tl.dynamic_alignment";

44
45
46
/*!
 * \brief tvm intrinsics for TMADescriptor creation for tiled load
 *
47
 * CuTensorMap* create_tma_descriptor(data_type, rank, global_addr,
48
49
 * global_shape..., global_stride..., smem_box..., smem_stride..., interleave,
 * swizzle, l2_promotion, oob_fill)
50
51
 *
 */
52
const Op &create_tma_descriptor();
53
54
55
56

/*!
 * \brief tvm intrinsics for TMADescriptor creation for image to column load
 *
57
 * CuTensorMap* create_tma_im2col_descriptor(data_type, rank, global_addr,
58
59
60
 * global_shape..., global_stride..., elem_stride..., lower_corner...,
 * upper_corner..., smme_box_pixel, smem_box_channel, interleave, swizzle,
 * l2_promotion, oob_fill)
61
62
 *
 */
63
const Op &create_tma_im2col_descriptor();
64
65
66
67

/*!
 * \brief Create a list of mbarrier with num_threads
 *
68
 * create_list_of_mbarrier(num_threads0, num_threads1, ...)
69
70
 *
 */
71
const Op &create_list_of_mbarrier();
72
73
74
75
76
77
78

/*!
 * \brief Get the mbarrier with barrier_id
 *
 * int64_t* GetMBarrier(barrier_id)
 *
 */
79
const Op &get_mbarrier();
80
81

/*!
82
83
 * \brief tvm intrinsics for loading data from global tensor descriptor to
 * shared memory
84
 *
85
 * tma_load(descriptor, mbarrier, smem_data, coord_0, coord_1, ...)
86
87
 *
 */
88
const Op &tma_load();
89
90

/*!
91
92
 * \brief tvm intrinsics for loading image from global tensor to columns in
 * shared memory
93
 *
94
 * tma_load(descriptor, mbarrier, smem_data, coord_0, coord_1, ...,
95
 * image_offset, ...)
96
97
 *
 */
98
const Op &tma_load_im2col();
99
100

/*!
101
102
 * \brief tvm intrinsics for storing data from shared memory to global tensor
 * descriptor
103
 *
104
 * tma_store(descriptor, smem_data, coord_0, coord_1, ...)
105
106
 *
 */
107
const Op &tma_store();
108
109
110
111

/*!
 * \brief tvm intrinsics for mbarrier wait with parity bit
 *
112
 * mbarrier_wait_parity(mbarrier, parity)
113
114
 *
 */
115
const Op &mbarrier_wait_parity();
116
117
118
119

/*!
 * \brief tvm intrinsics for mbarrier expect tx
 *
120
 * mbarrier_expect_tx(mbarrier, transaction_bytes)
121
122
 *
 */
123
const Op &mbarrier_expect_tx();
124
125
126
127

/*!
 * \brief tvm intrinsics for ldmatrix
 *
128
 * ptx_ldmatirx(transposed, num, shared_addr, local_addr)
129
130
 *
 */
131
const Op &ptx_ldmatirx();
132
133
134
135

/*!
 * \brief tvm intrinsics for stmatrix
 *
136
 * ptx_ldmatirx(transposed, num, shared_addr, int32_values...)
137
138
 *
 */
139
const Op &ptx_stmatirx();
140
141
142
143

/*!
 * \brief Pack two b16 value into a b32 value
 *
144
 * int32 pack_b16(b16_value, b16_value)
145
146
 *
 */
147
const Op &pack_b16();
148
149
150
151

/*!
 * \brief Similar to __syncthreads(), but can be used to sync partial threads
 *
152
 * sync_thread_partial(num_partial_threads or mbarrier)
153
154
 *
 */
155
const Op &sync_thread_partial();
156
157
158
159
160
161
162

/*!
 * \brief Issue a shared memory fence for async operations
 *
 * FenceProxyAsync()
 *
 */
163
const Op &fence_proxy_async();
164

165
166
167
/*!
 * \brief Indicate arrival of warp issuing TMA_STORE
 *
168
 * tma_store_arrive()
169
170
 *
 */
171
const Op &tma_store_arrive();
172
173
174
175

/*!
 * \brief Wait for TMA_STORE to finish
 *
176
 * tma_store_wait()
177
178
 *
 */
179
const Op &tma_store_wait();
180

181
182
183
184
185
186
/*!
 * \brief Set reg hint for warp-specialized branched
 *
 * SetMaxNRegInc(num_reg, is_inc)
 *
 */
187
const Op &set_max_nreg();
188

189
190
191
/*!
 * \brief No set reg hint for warp-specialized branched
 *
192
 * no_set_max_nreg()
193
194
 *
 */
195
const Op &no_set_max_nreg();
196

197
198
199
/*!
 * \brief Wait the previous wgmma to finish
 *
200
 * wait_wgmma(num_mma)
201
202
 *
 */
203
const Op &wait_wgmma();
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252

/*!
 * \brief tvm intrinsic for amd matrix core mfma instructions.
 *
 *  void tvm_mfma(StringImm shape, StringImm A_layout, StringImm B_layout,
 *               StringImm A_dtype, StringImm B_dtype, StringImm C_dtype,
 *               Var multiplicand_a, Expr a_index,
 *               Var multiplicand_b, Expr b_index,
 *               Var accumulator, Expr c_index);
 */
TVM_DLL const Op &tvm_mfma();

/*!
 * \brief tvm intrinsic for storing the result of AMD MFMA into a destination
 * pointer.
 *
 *        There is no real instruction that does that, but we want to hide
 * details of complex index manipulation behind this intrinsic to simplify TIR
 * lowering passes (e.g. LowerWarpMemory) like cuda ptx backend does.
 *
 * void tvm_mfma_store(IntImm m, IntImm n, Var dst_ptr, Var src_ptr, Expr
 * src_offset, Var dst_stride);
 */
TVM_DLL const Op &tvm_mfma_store();

/*!
 * \brief tvm intrinsic for amd rdna matrix core instructions.
 *
 *  void tvm_rdna_wmma(StringImm shape, StringImm A_layout, StringImm B_layout,
 *               StringImm A_dtype, StringImm B_dtype, StringImm C_dtype,
 *               Var multiplicand_a, Expr a_index,
 *               Var multiplicand_b, Expr b_index,
 *               Var accumulator, Expr c_index);
 */
TVM_DLL const Op &tvm_rdna_wmma();

/*!
 * \brief tvm intrinsic for storing the result of AMD RDNA WMMA into a
 * destination pointer.
 *
 *        There is no real instruction that does that, but we want to hide
 * details of complex index manipulation behind this intrinsic to simplify TIR
 * lowering passes (e.g. LowerWarpMemory) like cuda ptx backend does.
 *
 * void tvm_rdna_wmma_store(IntImm m, IntImm n, Var dst_ptr, Var src_ptr, Expr
 * src_offset, Var dst_stride);
 */
TVM_DLL const Op &tvm_rdna_wmma_store();

253
254
} // namespace tl
} // namespace tvm
255

256
#endif //  TVM_TL_OP_BUILTIN_H_