builtin.h 5.14 KB
Newer Older
1
2
3
4
5
6
7
8
9
10
/*!
 * \file tl/op/builtin.h
 * \brief Builtin intrinsics.
 *
 */

#ifndef TVM_TL_OP_BUILTIN_H_
#define TVM_TL_OP_BUILTIN_H_

#include "op.h"
11
#include <tvm/ir/transform.h>
12
13
14
15

namespace tvm {
namespace tl {

16
17
static constexpr const char *kDisableTMALower = "tl.disable_tma_lower";

18
19
20
/*!
 * \brief tvm intrinsics for TMADescriptor creation for tiled load
 *
21
22
23
 * CuTensorMap* CreateTMADescriptorOp(data_type, rank, global_addr,
 * global_shape..., global_stride..., smem_box..., smem_stride..., interleave,
 * swizzle, l2_promotion, oob_fill)
24
25
 *
 */
26
const Op &CreateTMADescriptorOp();
27
28
29
30

/*!
 * \brief tvm intrinsics for TMADescriptor creation for image to column load
 *
31
32
33
34
 * CuTensorMap* CreateTMAIm2ColDescriptorOp(data_type, rank, global_addr,
 * global_shape..., global_stride..., elem_stride..., lower_corner...,
 * upper_corner..., smme_box_pixel, smem_box_channel, interleave, swizzle,
 * l2_promotion, oob_fill)
35
36
 *
 */
37
const Op &CreateTMAIm2ColDescriptorOp();
38
39
40
41

/*!
 * \brief Create a list of mbarrier with num_threads
 *
42
 * CreateListofMBarrierOp(num_threads0, num_threads1, ...)
43
44
 *
 */
45
const Op &CreateListofMBarrierOp();
46
47
48
49
50
51
52

/*!
 * \brief Get the mbarrier with barrier_id
 *
 * int64_t* GetMBarrier(barrier_id)
 *
 */
53
const Op &GetMBarrierOp();
54
55

/*!
56
57
 * \brief tvm intrinsics for loading data from global tensor descriptor to
 * shared memory
58
59
60
61
 *
 * TMALoadOp(descriptor, mbarrier, smem_data, coord_0, coord_1, ...)
 *
 */
62
const Op &TMALoadOp();
63
64

/*!
65
66
 * \brief tvm intrinsics for loading image from global tensor to columns in
 * shared memory
67
 *
68
69
 * TMALoadOp(descriptor, mbarrier, smem_data, coord_0, coord_1, ...,
 * image_offset, ...)
70
71
 *
 */
72
const Op &TMALoadIm2ColOp();
73
74

/*!
75
76
 * \brief tvm intrinsics for storing data from shared memory to global tensor
 * descriptor
77
78
79
80
 *
 * TMAStoreOp(descriptor, smem_data, coord_0, coord_1, ...)
 *
 */
81
const Op &TMAStoreOp();
82
83
84
85
86
87
88

/*!
 * \brief tvm intrinsics for mbarrier wait with parity bit
 *
 * MBarrierWaitParity(mbarrier, parity)
 *
 */
89
const Op &MBarrierWaitParity();
90
91
92
93
94
95
96

/*!
 * \brief tvm intrinsics for mbarrier expect tx
 *
 * MBarrierExpectTX(mbarrier, transaction_bytes)
 *
 */
97
const Op &MBarrierExpectTX();
98
99
100
101
102
103
104

/*!
 * \brief tvm intrinsics for ldmatrix
 *
 * LDMatrixOp(transposed, num, shared_addr, local_addr)
 *
 */
105
const Op &LDMatrixOp();
106
107
108
109
110
111
112

/*!
 * \brief tvm intrinsics for stmatrix
 *
 * LDMatrixOp(transposed, num, shared_addr, int32_values...)
 *
 */
113
const Op &STMatrixOp();
114
115
116
117
118
119
120

/*!
 * \brief Pack two b16 value into a b32 value
 *
 * int32 PackB16Op(b16_value, b16_value)
 *
 */
121
const Op &PackB16Op();
122
123
124
125
126
127
128

/*!
 * \brief Similar to __syncthreads(), but can be used to sync partial threads
 *
 * SyncThreadsPartialOp(num_partial_threads or mbarrier)
 *
 */
129
const Op &SyncThreadsPartialOp();
130
131
132
133
134
135
136

/*!
 * \brief Issue a shared memory fence for async operations
 *
 * FenceProxyAsync()
 *
 */
137
const Op &FenceProxyAsyncOp();
138

139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
/*!
 * \brief Indicate arrival of warp issuing TMA_STORE
 *
 * TMAStoreArrive()
 *
 */
const Op &TMAStoreArrive();

/*!
 * \brief Wait for TMA_STORE to finish
 *
 * TMAStoreWait()
 *
 */
const Op &TMAStoreWait();

155
156
157
158
159
160
/*!
 * \brief Set reg hint for warp-specialized branched
 *
 * SetMaxNRegInc(num_reg, is_inc)
 *
 */
161
const Op &SetMaxNReg();
162

163
164
165
166
167
168
169
170
/*!
 * \brief No set reg hint for warp-specialized branched
 *
 * NoSetMaxNReg()
 *
 */
const Op &NoSetMaxNReg();

171
172
173
174
175
176
/*!
 * \brief Wait the previous wgmma to finish
 *
 * WaitWgmma(num_mma)
 *
 */
177
const Op &WaitWgmma();
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226

/*!
 * \brief tvm intrinsic for amd matrix core mfma instructions.
 *
 *  void tvm_mfma(StringImm shape, StringImm A_layout, StringImm B_layout,
 *               StringImm A_dtype, StringImm B_dtype, StringImm C_dtype,
 *               Var multiplicand_a, Expr a_index,
 *               Var multiplicand_b, Expr b_index,
 *               Var accumulator, Expr c_index);
 */
TVM_DLL const Op &tvm_mfma();

/*!
 * \brief tvm intrinsic for storing the result of AMD MFMA into a destination
 * pointer.
 *
 *        There is no real instruction that does that, but we want to hide
 * details of complex index manipulation behind this intrinsic to simplify TIR
 * lowering passes (e.g. LowerWarpMemory) like cuda ptx backend does.
 *
 * void tvm_mfma_store(IntImm m, IntImm n, Var dst_ptr, Var src_ptr, Expr
 * src_offset, Var dst_stride);
 */
TVM_DLL const Op &tvm_mfma_store();

/*!
 * \brief tvm intrinsic for amd rdna matrix core instructions.
 *
 *  void tvm_rdna_wmma(StringImm shape, StringImm A_layout, StringImm B_layout,
 *               StringImm A_dtype, StringImm B_dtype, StringImm C_dtype,
 *               Var multiplicand_a, Expr a_index,
 *               Var multiplicand_b, Expr b_index,
 *               Var accumulator, Expr c_index);
 */
TVM_DLL const Op &tvm_rdna_wmma();

/*!
 * \brief tvm intrinsic for storing the result of AMD RDNA WMMA into a
 * destination pointer.
 *
 *        There is no real instruction that does that, but we want to hide
 * details of complex index manipulation behind this intrinsic to simplify TIR
 * lowering passes (e.g. LowerWarpMemory) like cuda ptx backend does.
 *
 * void tvm_rdna_wmma_store(IntImm m, IntImm n, Var dst_ptr, Var src_ptr, Expr
 * src_offset, Var dst_stride);
 */
TVM_DLL const Op &tvm_rdna_wmma_store();

227
228
} // namespace tl
} // namespace tvm
229

230
#endif //  TVM_TL_OP_BUILTIN_H_