corundum_bm.cc 14.1 KB
Newer Older
Jialin Li's avatar
Jialin Li committed
1
2
3
4
5
6
#include <stdlib.h>
#include <stdio.h>
#include <string.h>
#include <sys/socket.h>
#include <unistd.h>
#include <signal.h>
7
#include <cassert>
Jialin Li's avatar
Jialin Li committed
8

Jialin Li's avatar
Jialin Li committed
9
#include "corundum_bm.h"
Jialin Li's avatar
Jialin Li committed
10
11
12
13
14

extern "C" {
    #include <nicsim.h>
}

Jialin Li's avatar
Jialin Li committed
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
namespace corundum {

DescRing::DescRing()
    : active(false)
{
}

DescRing::~DescRing()
{
}


addr_t
DescRing::dmaAddr()
{
    return this->_dmaAddr;
}

size_t
DescRing::sizeLog()
{
    return this->_sizeLog;
}

unsigned
DescRing::index()
{
    return this->_index;
}

unsigned
DescRing::headPtr()
{
    return this->_headPtr;
}

unsigned
DescRing::tailPtr()
{
    return this->_tailPtr;
}

void
DescRing::setDMALower(uint32_t addr)
{
    this->_dmaAddr &= 0xFFFFFFFF00000000;
    this->_dmaAddr |= (addr_t)addr;
}

void
DescRing::setDMAUpper(uint32_t addr)
{
    this->_dmaAddr &= 0xFFFFFFFF;
    this->_dmaAddr |= ((addr_t)addr << 32);
}

void
DescRing::setSizeLog(size_t size_log)
{
    if (size_log & QUEUE_ACTIVE_MASK) {
        this->active = true;
    } else {
        this->active = false;
    }

    this->_sizeLog = size_log & 0xFF;
    this->_size = 1 << this->_sizeLog;
Jialin Li's avatar
Jialin Li committed
82
    this->_sizeMask = this->_size - 1;
Jialin Li's avatar
Jialin Li committed
83
84
85
86
87
}

void
DescRing::setIndex(unsigned index)
{
88
89
    assert(!(index & QUEUE_CONT_MASK));
    this->_index = index & 0xFF;
Jialin Li's avatar
Jialin Li committed
90
91
92
93
94
95
96
97
98
99
100
101
102
103
}

void
DescRing::setHeadPtr(unsigned ptr)
{
    this->_headPtr = ptr;
}

void
DescRing::setTailPtr(unsigned ptr)
{
    this->_tailPtr = ptr;
}

Jialin Li's avatar
Jialin Li committed
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
TxRing::TxRing()
{
}

TxRing::~TxRing()
{
}

void
TxRing::setHeadPtr(unsigned ptr)
{
    DescRing::setHeadPtr(ptr);
    unsigned index = (this->_headPtr - 1) & this->_sizeMask;
    struct Desc *desc = (struct Desc *)(this->_dmaAddr + index * DESC_SIZE);
}

Jialin Li's avatar
Jialin Li committed
120
121
122
Port::Port()
    : _id(0), _features(0), _mtu(0),
    _schedCount(0), _schedOffset(0), _schedStride(0),
123
124
    _schedType(0), _rssMask(0), _schedEnable(false),
    _queueEnable(false)
Jialin Li's avatar
Jialin Li committed
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
{
}

Port::~Port()
{
}

unsigned
Port::id()
{
    return this->_id;
}

unsigned
Port::features()
{
    return this->_features;
}

size_t
Port::mtu()
{
    return this->_mtu;
}

size_t
Port::schedCount()
{
    return this->_schedCount;
}

addr_t
Port::schedOffset()
{
    return this->_schedOffset;
}

addr_t
Port::schedStride()
{
    return this->_schedStride;
}

unsigned
Port::schedType()
{
    return this->_schedType;
}


unsigned
Port::rssMask()
{
    return this->_rssMask;
}

void
Port::setId(unsigned id)
{
    this->_id = id;
}

void
Port::setFeatures(unsigned features)
{
    this->_features = features & (IF_FEATURE_RSS     |
                                  IF_FEATURE_PTP_TS  |
                                  IF_FEATURE_TX_CSUM |
                                  IF_FEATURE_RX_CSUM |
                                  IF_FEATURE_RX_HASH);
}

void
Port::setMtu(size_t mtu)
{
    this->_mtu = mtu;
}

void
Port::setSchedCount(size_t count)
{
    this->_schedCount = count;
}

void
Port::setSchedOffset(addr_t offset)
{
    this->_schedOffset = offset;
}

void
Port::setSchedStride(addr_t stride)
{
    this->_schedStride = stride;
}

void
Port::setSchedType(unsigned type)
{
    this->_schedType = type;
}

void
Port::setRssMask(unsigned mask)
{
    this->_rssMask = mask;
}

void
Port::schedEnable()
{
    this->_schedEnable = true;
}

void
Port::schedDisable()
{
    this->_schedEnable = false;
}

245
246
247
248
249
250
251
252
253
254
255
256
257
void
Port::queueEnable()
{
    this->_queueEnable = true;
}

void
Port::queueDisable()
{
    this->_queueEnable = false;
}

void queueDisable();
Jialin Li's avatar
Jialin Li committed
258
259
Corundum::Corundum()
{
Jialin Li's avatar
Jialin Li committed
260
261
262
263
264
265
266
267
268
    this->port.setId(0);
    this->port.setFeatures(0x711);
    this->port.setMtu(2048);
    this->port.setSchedCount(1);
    this->port.setSchedOffset(0x100000);
    this->port.setSchedStride(0x100000);
    this->port.setSchedType(0);
    this->port.setRssMask(0);
    this->port.schedDisable();
Jialin Li's avatar
Jialin Li committed
269
270
271
272
273
}

Corundum::~Corundum()
{
}
Jialin Li's avatar
Jialin Li committed
274

Jialin Li's avatar
Jialin Li committed
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
reg_t
Corundum::readReg(addr_t addr)
{
    switch (addr) {
        case REG_FW_ID:
            return 32;
        case REG_FW_VER:
            return 1;
        case REG_BOARD_ID:
            return 0x43215678;
        case REG_BOARD_VER:
            return 1;
        case REG_PHC_COUNT:
            return 1;
        case REG_PHC_OFFSET:
            return 0x200;
        case REG_PHC_STRIDE:
            return 0x80;
        case REG_IF_COUNT:
            return 1;
        case REG_IF_STRIDE:
            return 0x80000;
        case REG_IF_CSR_OFFSET:
            return 0x80000;
        case PHC_REG_FEATURES:
            return 0x1;
        case IF_REG_IF_ID:
            return 0;
        case IF_REG_IF_FEATURES:
            return 0x711;
        case IF_REG_EVENT_QUEUE_COUNT:
            return 1;
        case IF_REG_EVENT_QUEUE_OFFSET:
            return 0x100000;
        case IF_REG_TX_QUEUE_COUNT:
            return 1;
        case IF_REG_TX_QUEUE_OFFSET:
            return 0x200000;
        case IF_REG_TX_CPL_QUEUE_COUNT:
            return 1;
        case IF_REG_TX_CPL_QUEUE_OFFSET:
            return 0x400000;
        case IF_REG_RX_QUEUE_COUNT:
            return 1;
        case IF_REG_RX_QUEUE_OFFSET:
            return 0x600000;
        case IF_REG_RX_CPL_QUEUE_COUNT:
            return 1;
        case IF_REG_RX_CPL_QUEUE_OFFSET:
            return 0x700000;
        case IF_REG_PORT_COUNT:
            return 1;
        case IF_REG_PORT_OFFSET:
            return 0x800000;
        case IF_REG_PORT_STRIDE:
            return 0x200000;
        case TX_QUEUE_ACTIVE_LOG_SIZE_REG:
            return this->txRing.sizeLog();
Jialin Li's avatar
Jialin Li committed
333
334
335
336
337
338
339
340
341
342
343
344
345
346
        case PORT_REG_PORT_ID:
            return this->port.id();
        case PORT_REG_PORT_FEATURES:
            return this->port.features();
        case PORT_REG_PORT_MTU:
            return this->port.mtu();
        case PORT_REG_SCHED_COUNT:
            return this->port.schedCount();
        case PORT_REG_SCHED_OFFSET:
            return this->port.schedOffset();
        case PORT_REG_SCHED_STRIDE:
            return this->port.schedStride();
        case PORT_REG_SCHED_TYPE:
            return this->port.schedType();
Jialin Li's avatar
Jialin Li committed
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
        default:
            fprintf(stderr, "Unknown register read %lx\n", addr);
            abort();
    }
}

void
Corundum::writeReg(addr_t addr, reg_t val)
{
    switch (addr) {
        case REG_FW_ID:
        case REG_FW_VER:
        case REG_BOARD_ID:
        case REG_BOARD_VER:
        case REG_PHC_COUNT:
        case REG_PHC_OFFSET:
        case REG_PHC_STRIDE:
        case REG_IF_COUNT:
        case REG_IF_STRIDE:
        case REG_IF_CSR_OFFSET:
        case PHC_REG_FEATURES:
        case PHC_REG_PTP_SET_FNS:
        case PHC_REG_PTP_SET_NS:
        case PHC_REG_PTP_SET_SEC_L:
        case PHC_REG_PTP_SET_SEC_H:
            break;
        case EVENT_QUEUE_BASE_ADDR_REG:
            this->eqRing.setDMALower(val);
            break;
        case EVENT_QUEUE_BASE_ADDR_REG + 4:
            this->eqRing.setDMAUpper(val);
            break;
        case EVENT_QUEUE_ACTIVE_LOG_SIZE_REG:
Jialin Li's avatar
Jialin Li committed
380
            this->eqRing.setSizeLog(val);
Jialin Li's avatar
Jialin Li committed
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
            break;
        case EVENT_QUEUE_INTERRUPT_INDEX_REG:
            this->eqRing.setIndex(val);
            break;
        case EVENT_QUEUE_HEAD_PTR_REG:
            this->eqRing.setHeadPtr(val);
            break;
        case EVENT_QUEUE_TAIL_PTR_REG:
            this->eqRing.setTailPtr(val);
            break;
        case TX_QUEUE_BASE_ADDR_REG:
            this->txRing.setDMALower(val);
            break;
        case TX_QUEUE_BASE_ADDR_REG + 4:
            this->txRing.setDMAUpper(val);
            break;
        case TX_QUEUE_ACTIVE_LOG_SIZE_REG:
Jialin Li's avatar
Jialin Li committed
398
            this->txRing.setSizeLog(val);
Jialin Li's avatar
Jialin Li committed
399
            break;
Jialin Li's avatar
Jialin Li committed
400
        case TX_QUEUE_CPL_QUEUE_INDEX_REG:
Jialin Li's avatar
Jialin Li committed
401
402
403
404
405
406
407
408
            this->txRing.setIndex(val);
            break;
        case TX_QUEUE_HEAD_PTR_REG:
            this->txRing.setHeadPtr(val);
            break;
        case TX_QUEUE_TAIL_PTR_REG:
            this->txRing.setTailPtr(val);
            break;
Jialin Li's avatar
Jialin Li committed
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
        case TX_CPL_QUEUE_BASE_ADDR_REG:
            this->txCplRing.setDMALower(val);
            break;
        case TX_CPL_QUEUE_BASE_ADDR_REG + 4:
            this->txCplRing.setDMAUpper(val);
            break;
        case TX_CPL_QUEUE_ACTIVE_LOG_SIZE_REG:
            this->txCplRing.setSizeLog(val);
            break;
        case TX_CPL_QUEUE_INTERRUPT_INDEX_REG:
            this->txCplRing.setIndex(val);
            break;
        case TX_CPL_QUEUE_HEAD_PTR_REG:
            this->txCplRing.setHeadPtr(val);
            break;
        case TX_CPL_QUEUE_TAIL_PTR_REG:
            this->txCplRing.setTailPtr(val);
            break;
        case RX_QUEUE_BASE_ADDR_REG:
            this->rxRing.setDMALower(val);
            break;
        case RX_QUEUE_BASE_ADDR_REG + 4:
            this->rxRing.setDMAUpper(val);
            break;
        case RX_QUEUE_ACTIVE_LOG_SIZE_REG:
            this->rxRing.setSizeLog(val);
            break;
        case RX_QUEUE_CPL_QUEUE_INDEX_REG:
            this->rxRing.setIndex(val);
            break;
        case RX_QUEUE_HEAD_PTR_REG:
            this->rxRing.setHeadPtr(val);
            break;
        case RX_QUEUE_TAIL_PTR_REG:
            this->rxRing.setTailPtr(val);
            break;
        case RX_CPL_QUEUE_BASE_ADDR_REG:
            this->rxCplRing.setDMALower(val);
            break;
        case RX_CPL_QUEUE_BASE_ADDR_REG + 4:
            this->rxCplRing.setDMAUpper(val);
            break;
        case RX_CPL_QUEUE_ACTIVE_LOG_SIZE_REG:
            this->rxCplRing.setSizeLog(val);
            break;
        case RX_CPL_QUEUE_INTERRUPT_INDEX_REG:
            this->rxCplRing.setIndex(val);
            break;
        case RX_CPL_QUEUE_HEAD_PTR_REG:
            this->rxCplRing.setHeadPtr(val);
            break;
        case RX_CPL_QUEUE_TAIL_PTR_REG:
            this->rxCplRing.setTailPtr(val);
            break;
        case PORT_REG_SCHED_ENABLE:
            if (val) {
                this->port.schedEnable();
            } else {
                this->port.schedDisable();
            }
            break;
        case PORT_REG_RSS_MASK:
            this->port.setRssMask(val);
            break;
473
474
475
476
477
478
479
        case PORT_QUEUE_ENABLE:
            if (val) {
                this->port.queueEnable();
            } else {
                this->port.queueDisable();
            }
            break;
Jialin Li's avatar
Jialin Li committed
480
481
482
483
484
485
        default:
            fprintf(stderr, "Unknown register write %lx\n", addr);
            abort();
    }
}

Jialin Li's avatar
Jialin Li committed
486
487
} //namespace corundum

Jialin Li's avatar
Jialin Li committed
488
489
static volatile int exiting = 0;

Jialin Li's avatar
Jialin Li committed
490
491
static void
sigint_handler(int dummy)
Jialin Li's avatar
Jialin Li committed
492
493
494
495
{
    exiting = 1;
}

Jialin Li's avatar
Jialin Li committed
496
497
static volatile union cosim_pcie_proto_d2h *
d2h_alloc(void)
Jialin Li's avatar
Jialin Li committed
498
499
500
501
502
503
504
505
506
{
    volatile union cosim_pcie_proto_d2h *msg = nicsim_d2h_alloc();
    if (msg == NULL) {
        fprintf(stderr, "d2h_alloc: no entry available\n");
        abort();
    }
    return msg;
}

Jialin Li's avatar
Jialin Li committed
507
508
static void
read_complete(uint64_t req_id, void *val, uint16_t len)
Jialin Li's avatar
Jialin Li committed
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
{
    volatile union cosim_pcie_proto_d2h *msg;
    volatile struct cosim_pcie_proto_d2h_readcomp *rc;

    msg = d2h_alloc();
    rc = &msg->readcomp;

    memcpy((void *)rc->data, val, len);
    rc->req_id = req_id;

    //WMB();
    rc->own_type = COSIM_PCIE_PROTO_D2H_MSG_READCOMP |
        COSIM_PCIE_PROTO_D2H_OWN_HOST;
}

Jialin Li's avatar
Jialin Li committed
524
static void
Jialin Li's avatar
Jialin Li committed
525
h2d_read(corundum::Corundum &nic, volatile struct cosim_pcie_proto_h2d_read *read)
Jialin Li's avatar
Jialin Li committed
526
{
Jialin Li's avatar
Jialin Li committed
527
528
529
    reg_t val = nic.readReg(read->offset);
    printf("read(off=0x%lx, len=%u, val=0x%x)\n", read->offset, read->len, val);
    read_complete(read->req_id, &val, read->len);
Jialin Li's avatar
Jialin Li committed
530
531
}

Jialin Li's avatar
Jialin Li committed
532
static void
Jialin Li's avatar
Jialin Li committed
533
h2d_write(corundum::Corundum &nic, volatile struct cosim_pcie_proto_h2d_write *write)
Jialin Li's avatar
Jialin Li committed
534
{
Jialin Li's avatar
Jialin Li committed
535
    reg_t val = 0;
Jialin Li's avatar
Jialin Li committed
536
537
    memcpy(&val, (void *)write->data, write->len);

Jialin Li's avatar
Jialin Li committed
538
539
    volatile union cosim_pcie_proto_d2h *msg;
    volatile struct cosim_pcie_proto_d2h_writecomp *wc;
Jialin Li's avatar
Jialin Li committed
540

Jialin Li's avatar
Jialin Li committed
541
542
    msg = d2h_alloc();
    wc = &msg->writecomp;
Jialin Li's avatar
Jialin Li committed
543

Jialin Li's avatar
Jialin Li committed
544
545
546
    printf("write(off=0x%lx, len=%u, val=0x%x)\n", write->offset, write->len, val);
    nic.writeReg(write->offset, val);
    wc->req_id = write->req_id;
Jialin Li's avatar
Jialin Li committed
547

Jialin Li's avatar
Jialin Li committed
548
549
550
    //WMB();
    wc->own_type = COSIM_PCIE_PROTO_D2H_MSG_WRITECOMP |
        COSIM_PCIE_PROTO_D2H_OWN_HOST;
Jialin Li's avatar
Jialin Li committed
551
552
}

Jialin Li's avatar
Jialin Li committed
553
554
static void h2d_readcomp(corundum::Corundum &nic,
                         volatile struct cosim_pcie_proto_h2d_readcomp *rc)
Jialin Li's avatar
Jialin Li committed
555
556
557
558
{
    printf("read complete(req_id=%lu)\n", rc->req_id);
}

Jialin Li's avatar
Jialin Li committed
559
560
static void h2d_writecomp(corundum::Corundum &nic,
                          volatile struct cosim_pcie_proto_h2d_writecomp *wc)
Jialin Li's avatar
Jialin Li committed
561
562
563
564
565
566
567
568
569
{
    printf("write complete(req_id=%lu\n", wc->req_id);
}

static void n2d_recv(volatile struct cosim_eth_proto_n2d_recv *recv)
{
    printf("RX recv(port=%u, len=%u)\n", recv->port, recv->len);
}

Jialin Li's avatar
Jialin Li committed
570
static void poll_h2d(corundum::Corundum &nic)
Jialin Li's avatar
Jialin Li committed
571
572
573
574
575
576
577
578
579
580
{
    volatile union cosim_pcie_proto_h2d *msg = nicif_h2d_poll();
    uint8_t type;

    if (msg == NULL)
        return;

    type = msg->dummy.own_type & COSIM_PCIE_PROTO_H2D_MSG_MASK;
    switch (type) {
        case COSIM_PCIE_PROTO_H2D_MSG_READ:
Jialin Li's avatar
Jialin Li committed
581
            h2d_read(nic, &msg->read);
Jialin Li's avatar
Jialin Li committed
582
583
584
            break;

        case COSIM_PCIE_PROTO_H2D_MSG_WRITE:
Jialin Li's avatar
Jialin Li committed
585
            h2d_write(nic, &msg->write);
Jialin Li's avatar
Jialin Li committed
586
587
588
            break;

        case COSIM_PCIE_PROTO_H2D_MSG_READCOMP:
Jialin Li's avatar
Jialin Li committed
589
            h2d_readcomp(nic, &msg->readcomp);
Jialin Li's avatar
Jialin Li committed
590
591
592
            break;

        case COSIM_PCIE_PROTO_H2D_MSG_WRITECOMP:
Jialin Li's avatar
Jialin Li committed
593
            h2d_writecomp(nic, &msg->writecomp);
Jialin Li's avatar
Jialin Li committed
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
            break;

        default:
            fprintf(stderr, "poll_h2d: unsupported type=%u\n", type);
    }

    nicif_h2d_done(msg);
    nicif_h2d_next();
}

static void poll_n2d(void)
{
    volatile union cosim_eth_proto_n2d *msg = nicif_n2d_poll();
    uint8_t t;

    if (msg == NULL)
        return;

    t = msg->dummy.own_type & COSIM_ETH_PROTO_N2D_MSG_MASK;
    switch (t) {
        case COSIM_ETH_PROTO_N2D_MSG_RECV:
            n2d_recv(&msg->recv);
            break;

        default:
            fprintf(stderr, "poll_n2d: unsupported type=%u", t);
    }

    nicif_n2d_done(msg);
    nicif_n2d_next();
}

int main(int argc, char *argv[])
{
Jialin Li's avatar
Jialin Li committed
628
629
    signal(SIGINT, sigint_handler);

Jialin Li's avatar
Jialin Li committed
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
    struct cosim_pcie_proto_dev_intro di;
    memset(&di, 0, sizeof(di));
    di.bars[0].len = 1 << 24;
    di.bars[0].flags = COSIM_PCIE_PROTO_BAR_64;
    di.pci_vendor_id = 0x5543;
    di.pci_device_id = 0x1001;
    di.pci_class = 0x02;
    di.pci_subclass = 0x00;
    di.pci_revision = 0x00;
    di.pci_msi_nvecs = 32;

    int sync_pci_en = 0, sync_eth_en = 0;
    if (nicsim_init(&di, "/tmp/cosim-pci", &sync_pci_en,
                NULL, &sync_eth_en,
                "/dev/shm/dummy_nic_shm")) {
        return EXIT_FAILURE;
    }

Jialin Li's avatar
Jialin Li committed
648
    corundum::Corundum nic;
Jialin Li's avatar
Jialin Li committed
649
650

    while (!exiting) {
Jialin Li's avatar
Jialin Li committed
651
        poll_h2d(nic);
Jialin Li's avatar
Jialin Li committed
652
653
654
655
656
657
        poll_n2d();
    }

    nicsim_cleanup();
    return 0;
}