segment_reduce.cuh 9.14 KB
Newer Older
1
2
/*!
 *  Copyright (c) 2020 by Contributors
3
4
 * @file array/cuda/segment_reduce.cuh
 * @brief Segment reduce kernel function header.
5
 */
6
7
#ifndef DGL_ARRAY_CUDA_SEGMENT_REDUCE_CUH_
#define DGL_ARRAY_CUDA_SEGMENT_REDUCE_CUH_
8

9
10
#include <string>
#include <vector>
11

12
#include "../../runtime/cuda/cuda_common.h"
13
#include "./atomic.cuh"
14
#include "./utils.h"
15
16
17
18
19
20
21
22
23

namespace dgl {

using namespace cuda;

namespace aten {
namespace cuda {

/*!
24
25
 * @brief CUDA kernel of segment reduce.
 * @note each blockthread is responsible for aggregation on a row
26
 *       in the result tensor.
27
 */
28
template <typename IdType, typename DType, typename ReduceOp>
29
__global__ void SegmentReduceKernel(
30
    const DType* feat, const IdType* offsets, DType* out, IdType* arg,
31
    int64_t n, int64_t dim) {
32
33
34
35
36
37
38
39
40
  for (int row = blockIdx.x; row < n; row += gridDim.x) {
    int col = blockIdx.y * blockDim.x + threadIdx.x;
    while (col < dim) {
      DType local_accum = ReduceOp::zero();
      IdType local_arg = -1;
      for (IdType i = offsets[row]; i < offsets[row + 1]; ++i) {
        ReduceOp::Call(&local_accum, &local_arg, feat[i * dim + col], i);
      }
      out[row * dim + col] = local_accum;
41
      if (ReduceOp::require_arg) arg[row * dim + col] = local_arg;
42
43
44
45
46
47
      col += gridDim.y * blockDim.x;
    }
  }
}

/*!
48
49
 * @brief CUDA kernel of scatter add.
 * @note each blockthread is responsible for adding a row in feature tensor
50
51
52
53
 *       to a target row in output tensor.
 */
template <typename IdType, typename DType>
__global__ void ScatterAddKernel(
54
    const DType* feat, const IdType* idx, DType* out, int64_t n, int64_t dim) {
55
56
57
58
59
60
  for (int row = blockIdx.x; row < n; row += gridDim.x) {
    const int write_row = idx[row];
    int col = blockIdx.y * blockDim.x + threadIdx.x;
    while (col < dim) {
      cuda::AtomicAdd(out + write_row * dim + col, feat[row * dim + col]);
      col += gridDim.y * blockDim.x;
61
62
63
64
    }
  }
}

65
/*!
66
67
 * @brief CUDA kernel to update gradients for reduce op max/min
 * @note each WARP (group of 32 threads) is responsible for adding a row in
68
69
70
71
72
 * feature tensor to a target row in output tensor.
 */

template <typename IdType, typename DType>
__global__ void UpdateGradMinMaxHeteroKernel(
73
    const DType* feat, const IdType* idx, const IdType* idx_type, DType* out,
74
75
76
77
78
79
80
81
82
    int64_t n, int64_t dim, int type) {
  unsigned int tId = threadIdx.x;
  unsigned int laneId = tId & 31;
  unsigned int gId = blockIdx.x * blockDim.x + threadIdx.x;
  unsigned int warpId = gId >> 5;
  unsigned int warp_size = 32;
  unsigned int row = warpId;

  while (row < n) {
83
    for (unsigned int col = laneId; col < dim; col += warp_size) {
84
85
86
87
88
89
90
91
92
      if (type == idx_type[row * dim + col]) {
        const int write_row = idx[row * dim + col];
        cuda::AtomicAdd(out + write_row * dim + col, feat[row * dim + col]);
      }
    }
    row += blockDim.x * gridDim.x;
  }
}

93
/*!
94
95
 * @brief CUDA kernel of backward phase in segment min/max.
 * @note each blockthread is responsible for writing a row in the
96
 *       result gradient tensor by lookup the ArgMin/Max for index information.
97
98
99
 */
template <typename IdType, typename DType>
__global__ void BackwardSegmentCmpKernel(
100
    const DType* feat, const IdType* arg, DType* out, int64_t n, int64_t dim) {
101
102
103
104
105
106
107
108
  for (int row = blockIdx.x; row < n; row += gridDim.x) {
    int col = blockIdx.y * blockDim.x + threadIdx.x;
    while (col < dim) {
      int write_row = arg[row * dim + col];
      if (write_row >= 0) {
        out[write_row * dim + col] = feat[row * dim + col];
      }
      col += gridDim.y * blockDim.x;
109
110
111
112
    }
  }
}

113
/*!
114
115
116
117
118
 * @brief CUDA implementation of forward phase of Segment Reduce.
 * @param feat The input tensor.
 * @param offsets The offsets tensor.
 * @param out The output tensor.
 * @param arg An auxiliary tensor storing ArgMax/Min information,
119
 */
120
template <typename IdType, typename DType, typename ReduceOp>
121
void SegmentReduce(NDArray feat, NDArray offsets, NDArray out, NDArray arg) {
122
123
124
125
126
  const DType* feat_data = feat.Ptr<DType>();
  const IdType* offsets_data = offsets.Ptr<IdType>();
  DType* out_data = out.Ptr<DType>();
  IdType* arg_data = arg.Ptr<IdType>();

127
  cudaStream_t stream = runtime::getCurrentCUDAStream();
128
129
  int64_t n = out->shape[0];
  int64_t dim = 1;
130
  for (int i = 1; i < out->ndim; ++i) dim *= out->shape[i];
131

132
  const int nbx = FindNumBlocks<'x'>(n);
133
  const int ntx = FindNumThreads(dim);
134
  const int nby = FindNumBlocks<'y'>((dim + ntx - 1) / ntx);
135
136
137
  const int nty = 1;
  const dim3 nblks(nbx, nby);
  const dim3 nthrs(ntx, nty);
138
  // TODO(zihao): try cub's DeviceSegmentedReduce and compare the performance.
139
140
141
  CUDA_KERNEL_CALL(
      (SegmentReduceKernel<IdType, DType, ReduceOp>), nblks, nthrs, 0, stream,
      feat_data, offsets_data, out_data, arg_data, n, dim);
142
143
}

144
/*!
145
146
147
148
149
 * @brief CUDA implementation of Scatter Add (on first dimension).
 * @note math equation: out[idx[i], *] += feat[i, *]
 * @param feat The input tensor.
 * @param idx The indices tensor.
 * @param out The output tensor.
150
151
 */
template <typename IdType, typename DType>
152
void ScatterAdd(NDArray feat, NDArray idx, NDArray out) {
153
154
  const DType* feat_data = feat.Ptr<DType>();
  const IdType* idx_data = idx.Ptr<IdType>();
155
  DType* out_data = out.Ptr<DType>();
156
157

  cudaStream_t stream = runtime::getCurrentCUDAStream();
158
159
  int64_t n = feat->shape[0];
  int64_t dim = 1;
160
  for (int i = 1; i < out->ndim; ++i) dim *= out->shape[i];
161
162
163
164
165
166
167

  const int nbx = FindNumBlocks<'x'>(n);
  const int ntx = FindNumThreads(dim);
  const int nby = FindNumBlocks<'y'>((dim + ntx - 1) / ntx);
  const int nty = 1;
  const dim3 nblks(nbx, nby);
  const dim3 nthrs(ntx, nty);
168
169
170
  CUDA_KERNEL_CALL(
      (ScatterAddKernel<IdType, DType>), nblks, nthrs, 0, stream, feat_data,
      idx_data, out_data, n, dim);
171
172
}

173
/*!
174
175
176
177
178
179
180
 * @brief CUDA implementation to update gradients for reduce op max/min
 * @param graph The input heterogeneous graph.
 * @param op The binary operator, could be `copy_u`, `copy_e'.
 * @param list_feat List of the input tensors.
 * @param list_idx  List of the indices tensors.
 * @param list_idx_etype List of the node- or edge-type tensors.
 * @param list_out List of the output tensors.
181
182
 */
template <typename IdType, typename DType>
183
184
185
186
187
void UpdateGradMinMax_hetero(
    const HeteroGraphPtr& graph, const std::string& op,
    const std::vector<NDArray>& list_feat, const std::vector<NDArray>& list_idx,
    const std::vector<NDArray>& list_idx_types,
    std::vector<NDArray>* list_out) {
188
  cudaStream_t stream = runtime::getCurrentCUDAStream();
189
  if (op == "copy_lhs" || op == "copy_rhs") {
190
191
    std::vector<std::vector<dgl_id_t>> src_dst_ntypes(
        graph->NumVertexTypes(), std::vector<dgl_id_t>());
192
193
194
195
    for (dgl_type_t etype = 0; etype < graph->NumEdgeTypes(); ++etype) {
      auto pair = graph->meta_graph()->FindEdge(etype);
      const dgl_id_t dst_ntype = pair.first;  // graph is reversed
      const dgl_id_t src_ntype = pair.second;
196
197
198
199
200
201
202
      auto same_src_dst_ntype = std::find(
          std::begin(src_dst_ntypes[dst_ntype]),
          std::end(src_dst_ntypes[dst_ntype]), src_ntype);
      // if op is "copy_lhs", relation type with same src and dst node type will
      // be updated once
      if (op == "copy_lhs" &&
          same_src_dst_ntype != std::end(src_dst_ntypes[dst_ntype]))
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
        continue;
      src_dst_ntypes[dst_ntype].push_back(src_ntype);
      const DType* feat_data = list_feat[dst_ntype].Ptr<DType>();
      const IdType* idx_data = list_idx[dst_ntype].Ptr<IdType>();
      const IdType* idx_type_data = list_idx_types[dst_ntype].Ptr<IdType>();
      int type = (op == "copy_lhs") ? src_ntype : etype;
      DType* out_data = (*list_out)[type].Ptr<DType>();
      int dim = 1;
      for (int i = 1; i < (*list_out)[type]->ndim; ++i)
        dim *= (*list_out)[type]->shape[i];
      int n = list_feat[dst_ntype]->shape[0];
      const int th_per_row = 32;
      const int ntx = 128;
      const int nbx = FindNumBlocks<'x'>((n * th_per_row + ntx - 1) / ntx);
      const dim3 nblks(nbx);
      const dim3 nthrs(ntx);
219
220
221
      CUDA_KERNEL_CALL(
          (UpdateGradMinMaxHeteroKernel<IdType, DType>), nblks, nthrs, 0,
          stream, feat_data, idx_data, idx_type_data, out_data, n, dim, type);
222
223
224
225
    }
  }
}

226
/*!
227
 * @brief CUDA implementation of backward phase of Segment Reduce with Min/Max
228
 *        reducer.
229
 * @note math equation: out[arg[i, k], k] = feat[i, k] \param feat The input
230
 *       tensor.
231
232
 * @param arg The ArgMin/Max information, used for indexing.
 * @param out The output tensor.
233
 */
234
template <typename IdType, typename DType>
235
void BackwardSegmentCmp(NDArray feat, NDArray arg, NDArray out) {
236
237
  const DType* feat_data = feat.Ptr<DType>();
  const IdType* arg_data = arg.Ptr<IdType>();
238
  DType* out_data = out.Ptr<DType>();
239

240
  cudaStream_t stream = runtime::getCurrentCUDAStream();
241
242
  int64_t n = feat->shape[0];
  int64_t dim = 1;
243
  for (int i = 1; i < out->ndim; ++i) dim *= out->shape[i];
244

245
  const int nbx = FindNumBlocks<'x'>(n);
246
  const int ntx = FindNumThreads(dim);
247
  const int nby = FindNumBlocks<'y'>((dim + ntx - 1) / ntx);
248
249
250
  const int nty = 1;
  const dim3 nblks(nbx, nby);
  const dim3 nthrs(ntx, nty);
251
252
253
  CUDA_KERNEL_CALL(
      (BackwardSegmentCmpKernel<IdType, DType>), nblks, nthrs, 0, stream,
      feat_data, arg_data, out_data, n, dim);
254
255
256
257
258
259
}

}  // namespace cuda
}  // namespace aten
}  // namespace dgl

260
#endif  // DGL_ARRAY_CUDA_SEGMENT_REDUCE_CUH_