custom_ops.cu 84.7 KB
Newer Older
1
/*************************************************************************
2
 * Copyright (c) 2022-2025, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
3
4
5
6
 *
 * See LICENSE for license information.
 ************************************************************************/

7
#include <cub/cub.cuh>
8
#include <map>
9
#include <vector>
Tim Moon's avatar
Tim Moon committed
10

11
#include "common.h"
Tim Moon's avatar
Tim Moon committed
12
#include "common/common.h"
13
#include "paddle/phi/backends/gpu/cuda/cuda_graph.h"
Shijie's avatar
Shijie committed
14

15
16
17
namespace transformer_engine {
namespace paddle_ext {

Shijie's avatar
Shijie committed
18
19
// convert bias type to enum
NVTE_Bias_Type get_nvte_bias_type(const std::string bias_type) {
20
21
22
23
24
25
26
27
28
  if (bias_type == "no_bias") {
    return NVTE_Bias_Type::NVTE_NO_BIAS;
  } else if (bias_type == "pre_scale_bias") {
    return NVTE_Bias_Type::NVTE_PRE_SCALE_BIAS;
  } else if (bias_type == "post_scale_bias") {
    return NVTE_Bias_Type::NVTE_POST_SCALE_BIAS;
  } else {
    NVTE_ERROR("Invalid bias type. \n");
  }
Shijie's avatar
Shijie committed
29
30
31
32
}

// convert attn mask type to enum
NVTE_Mask_Type get_nvte_mask_type(const std::string mask_type) {
33
34
35
36
37
38
39
40
41
  if (mask_type == "padding") {
    return NVTE_Mask_Type::NVTE_PADDING_MASK;
  } else if (mask_type == "causal") {
    return NVTE_Mask_Type::NVTE_CAUSAL_MASK;
  } else if (mask_type == "no_mask") {
    return NVTE_Mask_Type::NVTE_NO_MASK;
  } else {
    NVTE_ERROR("Invalid attention mask type. \n");
  }
Shijie's avatar
Shijie committed
42
43
}

44
45
46
47
48
void cast_to_fp8(const paddle::Tensor &input, const paddle::Tensor &scale,
                 paddle::Tensor &output,     // NOLINT
                 paddle::Tensor &amax,       // NOLINT
                 paddle::Tensor &scale_inv,  // NOLINT
                 int64_t index, int64_t otype) {
49
  auto shape = GetShapeArray(input);
50

51
52
53
54
  auto input_cu = MakeNvteTensor(input);
  auto output_cu = MakeNvteTensor(
      output.data(), shape, Int2NvteDType(otype), GetDataPtr<float>(amax, index),
      const_cast<void *>(GetDataPtr<float>(scale, index)), GetDataPtr<float>(scale_inv, index));
55

56
  nvte_fp8_quantize(input_cu.data(), output_cu.data(), input.stream());
57
58
59
60
61
}

std::vector<paddle::Tensor> cast_from_fp8(const paddle::Tensor &input,
                                          const paddle::Tensor &scale_inv, int64_t index,
                                          int64_t itype, int64_t otype) {
62
  auto shape = GetShapeArray(input);
63

64
65
66
67
68
  auto output = paddle::empty_like(input, Nvte2PaddleDType(Int2NvteDType(otype)));
  auto input_cu =
      MakeNvteTensor(const_cast<void *>(input.data()), shape, Int2NvteDType(itype), nullptr,
                     nullptr, const_cast<void *>(GetDataPtr<float>(scale_inv, index)));
  auto output_cu = MakeNvteTensor(output);
69

70
  nvte_fp8_dequantize(input_cu.data(), output_cu.data(), input.stream());
71

72
  return {output};
73
74
}

75
std::vector<paddle::Tensor> te_transpose(const paddle::Tensor &input, int64_t otype) {
76
77
78
79
  auto shape = GetShapeArray(input);
  NVTE_CHECK(shape.size() == 2, "Expect the input to have 2 dimensions.");
  size_t M = shape[0];
  size_t N = shape[1];
80

81
  auto output = paddle::empty({input.shape()[1], input.shape()[0]}, input.dtype(), input.place());
82

83
84
  auto input_cu = MakeNvteTensor(const_cast<void *>(input.data()), {M, N}, Int2NvteDType(otype));
  auto output_cu = MakeNvteTensor(output.data(), {N, M}, Int2NvteDType(otype));
85

86
  nvte_transpose(input_cu.data(), output_cu.data(), input.stream());
87

88
  return {output};
89
90
}

91
92
93
94
95
96
void te_cast_transpose(const paddle::Tensor &input, const paddle::Tensor &scale,
                       paddle::Tensor &output_cast,       // NOLINT
                       paddle::Tensor &output_transpose,  // NOLINT
                       paddle::Tensor &amax,              // NOLINT
                       paddle::Tensor &scale_inv,         // NOLINT
                       int64_t index, int64_t otype) {
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
  auto shape = GetShapeArray(input);
  NVTE_CHECK(shape.size() == 2, "Expect the input to have 2 dimensions.");

  size_t M = shape[0];
  size_t N = shape[1];

  auto input_cu = MakeNvteTensor(input);
  void *amax_data = GetDataPtr<float>(amax, index);
  void *scale_data = const_cast<void *>(GetDataPtr<float>(scale, index));
  void *scale_inv_data = GetDataPtr<float>(scale_inv, index);
  auto output_cast_cu = MakeNvteTensor(output_cast.data(), {M, N}, Int2NvteDType(otype), amax_data,
                                       scale_data, scale_inv_data);
  auto output_transpose_cu = MakeNvteTensor(output_transpose.data(), {N, M}, Int2NvteDType(otype),
                                            amax_data, scale_data, scale_inv_data);

  nvte_cast_transpose(input_cu.data(), output_cast_cu.data(), output_transpose_cu.data(),
                      input.stream());
114
115
}

116
117
118
119
120
std::vector<paddle::Tensor> te_cast_transpose_bgrad(const paddle::Tensor &grad_output,
                                                    const paddle::Tensor &scale,
                                                    paddle::Tensor &amax,       // NOLINT
                                                    paddle::Tensor &scale_inv,  // NOLINT
                                                    int64_t index, int64_t otype) {
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
  auto shape = GetShapeArray(grad_output);
  NVTE_CHECK(shape.size() == 2, "Expect the input to have 2 dimensions.");

  size_t M = shape[0];
  size_t N = shape[1];

  auto grad_bias =
      paddle::empty({grad_output.shape()[1]}, grad_output.dtype(), grad_output.place());
  auto grad_output_cast =
      paddle::empty_like(grad_output, Nvte2PaddleDType(Int2NvteDType(otype)), grad_output.place());
  auto grad_output_transpose =
      paddle::empty({grad_output.shape()[1], grad_output.shape()[0]},
                    Nvte2PaddleDType(Int2NvteDType(otype)), grad_output.place());

  auto input_cu = MakeNvteTensor(grad_output);
  void *amax_data = GetDataPtr<float>(amax, index);
  void *scale_data = const_cast<void *>(GetDataPtr<float>(scale, index));
  void *scale_inv_data = GetDataPtr<float>(scale_inv, index);
  auto output_cast_cu = MakeNvteTensor(grad_output_cast.data(), {M, N}, Int2NvteDType(otype),
                                       amax_data, scale_data, scale_inv_data);
  auto output_transpose_cu =
      MakeNvteTensor(grad_output_transpose.data(), {N, M}, Int2NvteDType(otype), amax_data,
                     scale_data, scale_inv_data);
  auto dbias_cu = MakeNvteTensor(grad_bias);
  transformer_engine::TensorWrapper workspace;

  nvte_cast_transpose_dbias(input_cu.data(), output_cast_cu.data(), output_transpose_cu.data(),
                            dbias_cu.data(), workspace.data(), grad_output.stream());

  // Fill workspace
  auto workspace_data = AllocateSpace(workspace.shape(), workspace.dtype(), grad_output.place());
  workspace = MakeNvteTensor(workspace_data.data(), workspace.shape(), workspace.dtype());

  nvte_cast_transpose_dbias(input_cu.data(), output_cast_cu.data(), output_transpose_cu.data(),
                            dbias_cu.data(), workspace.data(), grad_output.stream());

  return {grad_bias, grad_output_cast, grad_output_transpose};
158
159
}

160
161
162
163
164
165
166
167
168
169
void te_gemm(const paddle::Tensor &A, const paddle::optional<paddle::Tensor> &A_scale_inverse,
             const paddle::Tensor &B, const paddle::optional<paddle::Tensor> &B_scale_inverse,
             const paddle::optional<paddle::Tensor> &bias, paddle::Tensor &D,            // NOLINT
             paddle::optional<paddle::Tensor> &D_scale,                                  // NOLINT
             paddle::optional<paddle::Tensor> &D_amax,                                   // NOLINT
             paddle::optional<paddle::Tensor> &pre_gelu_out, paddle::Tensor &workspace,  // NOLINT
             int64_t A_index, int64_t B_index, int64_t D_index, int64_t A_type, int64_t B_type,
             int64_t D_type, int64_t bias_type, bool transa, bool transb, bool grad,
             int64_t workspace_size, bool accumulate, bool use_split_accumulator,
             int64_t math_sm_count) {
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
  auto te_A = MakeNvteTensor(
      const_cast<void *>(A.data()), GetShapeArray(A), Int2NvteDType(A_type), nullptr, nullptr,
      const_cast<void *>(GetOptionalDataPtr<float>(A_scale_inverse, A_index)));
  auto te_B = MakeNvteTensor(
      const_cast<void *>(B.data()), GetShapeArray(B), Int2NvteDType(B_type), nullptr, nullptr,
      const_cast<void *>(GetOptionalDataPtr<float>(B_scale_inverse, B_index)));
  auto te_D = MakeNvteTensor(D.data(), GetShapeArray(D), Int2NvteDType(D_type),
                             GetOptionalDataPtr<float>(D_amax, D_index),
                             GetOptionalDataPtr<float>(D_scale, D_index), nullptr);

  auto te_bias = MakeNvteTensor(const_cast<void *>(GetOptionalDataPtr(bias)), GetShapeArray(bias),
                                Int2NvteDType(bias_type));

  DType gelu_dtype = pre_gelu_out ? Paddle2NvteDType(pre_gelu_out->dtype()) : Int2NvteDType(D_type);
  auto te_pre_gelu_out =
      MakeNvteTensor(GetOptionalDataPtr(pre_gelu_out), GetShapeArray(pre_gelu_out), gelu_dtype);
  auto te_workspace =
      MakeNvteTensor(workspace.data(), {static_cast<size_t>(workspace_size)}, DType::kByte);

  nvte_cublas_gemm(te_A.data(), te_B.data(), te_D.data(), te_bias.data(), te_pre_gelu_out.data(),
                   transa, transb, grad, te_workspace.data(), accumulate, use_split_accumulator,
                   math_sm_count, A.stream());
192
193
}

194
195
196
197
std::vector<paddle::Tensor> te_gelu_fp8(const paddle::Tensor &input, const paddle::Tensor &scale,
                                        paddle::Tensor &amax,       // NOLINT
                                        paddle::Tensor &scale_inv,  // NOLINT
                                        int64_t index, int64_t otype) {
198
  auto output = paddle::empty_like(input, Nvte2PaddleDType(DType::kByte), input.place());
199

200
201
202
203
  auto input_cu = MakeNvteTensor(input);
  auto output_cu = MakeNvteTensor(
      output.data(), GetShapeArray(input), Int2NvteDType(otype), GetDataPtr<float>(amax, index),
      const_cast<void *>(GetDataPtr<float>(scale, index)), GetDataPtr<float>(scale_inv, index));
204

205
  nvte_gelu(input_cu.data(), output_cu.data(), input.stream());
206

207
  return {output};
208
209
210
}

std::vector<paddle::Tensor> te_gelu(const paddle::Tensor &input, int64_t otype) {
211
  auto output = paddle::empty_like(input, Nvte2PaddleDType(Int2NvteDType(otype)), input.place());
212

213
214
  auto input_cu = MakeNvteTensor(input);
  auto output_cu = MakeNvteTensor(output.data(), GetShapeArray(input), Int2NvteDType(otype));
215

216
  nvte_gelu(input_cu.data(), output_cu.data(), input.stream());
217

218
  return {output};
219
220
}

221
std::vector<paddle::Tensor> te_swiglu(const paddle::Tensor &input, int64_t otype) {
222
223
  auto shape = GetShapeArray(input);
  NVTE_CHECK(shape.size() == 2, "Expect the input to have 2 dimensions.");
224

225
226
  size_t M = shape[0];
  size_t N = shape[1];
227

228
229
  auto output = paddle::empty({input.shape()[0], input.shape()[1] / 2},
                              Nvte2PaddleDType(Int2NvteDType(otype)), input.place());
230

231
232
  auto input_cu = MakeNvteTensor(input);
  auto output_cu = MakeNvteTensor(output.data(), GetShapeArray(output), Int2NvteDType(otype));
233

234
  nvte_swiglu(input_cu.data(), output_cu.data(), input.stream());
235

236
  return {output};
237
238
239
240
241
242
}

std::vector<paddle::Tensor> te_swiglu_fp8(const paddle::Tensor &input, const paddle::Tensor &scale,
                                          paddle::Tensor &amax,       // NOLINT
                                          paddle::Tensor &scale_inv,  // NOLINT
                                          int64_t index, int64_t otype) {
243
244
  auto shape = GetShapeArray(input);
  NVTE_CHECK(shape.size() == 2, "Expect the input to have 2 dimensions.");
245

246
247
  size_t M = shape[0];
  size_t N = shape[1];
248

249
250
  auto output = paddle::empty({input.shape()[0], input.shape()[1] / 2},
                              Nvte2PaddleDType(Int2NvteDType(otype)), input.place());
251

252
253
254
255
  auto input_cu = MakeNvteTensor(input);
  auto output_cu = MakeNvteTensor(
      output.data(), GetShapeArray(output), Int2NvteDType(otype), GetDataPtr<float>(amax, index),
      const_cast<void *>(GetDataPtr<float>(scale, index)), GetDataPtr<float>(scale_inv, index));
256

257
  nvte_swiglu(input_cu.data(), output_cu.data(), input.stream());
258

259
  return {output};
260
261
262
263
}

std::vector<paddle::Tensor> te_dswiglu(const paddle::Tensor &grad, const paddle::Tensor &input,
                                       int64_t otype) {
264
265
  auto shape = GetShapeArray(input);
  NVTE_CHECK(shape.size() == 2, "Expect the input to have 2 dimensions.");
266

267
268
  size_t M = shape[0];
  size_t N = shape[1];
269

270
  auto output = paddle::empty_like(input, Nvte2PaddleDType(Int2NvteDType(otype)), input.place());
271

272
273
274
  auto input_cu = MakeNvteTensor(input.data(), {M, N}, Paddle2NvteDType(input.dtype()));
  auto grad_cu = MakeNvteTensor(grad.data(), {M, N / 2}, Paddle2NvteDType(grad.dtype()));
  auto output_cu = MakeNvteTensor(output.data(), {M, N}, Paddle2NvteDType(output.dtype()));
275

276
  nvte_dswiglu(grad_cu.data(), input_cu.data(), output_cu.data(), input.stream());
277

278
  return {output};
279
280
}

281
282
283
284
285
286
std::vector<paddle::Tensor> te_cast_transpose_bgrad_dgelu(const paddle::Tensor &grad_output,
                                                          const paddle::Tensor &gelu_input,
                                                          const paddle::Tensor &scale,
                                                          paddle::Tensor &amax,       // NOLINT
                                                          paddle::Tensor &scale_inv,  // NOLINT
                                                          int64_t index, int64_t otype) {
287
288
  auto shape = GetShapeArray(grad_output);
  NVTE_CHECK(shape.size() == 2, "Expect the grad_output to have 2 dimensions.");
289

290
291
  size_t M = shape[0];
  size_t N = shape[1];
292

293
294
295
  // DType grad_output_type = GetTransformerEngineDType(grad_output.scalar_type());
  auto grad_bias =
      paddle::empty({grad_output.shape()[1]}, grad_output.dtype(), grad_output.place());
296

297
  auto dgelu = paddle::empty_like(grad_output, Nvte2PaddleDType(DType::kByte), grad_output.place());
298

299
300
  auto dgelu_transpose = paddle::empty({grad_output.shape()[1], grad_output.shape()[0]},
                                       Nvte2PaddleDType(DType::kByte), grad_output.place());
301

302
303
304
  void *amax_data = GetDataPtr<float>(amax, index);
  void *scale_data = const_cast<void *>(GetDataPtr<float>(scale, index));
  void *scale_inv_data = GetDataPtr<float>(scale_inv, index);
305

306
  TensorWrapper workspace;
307

308
309
310
311
312
313
314
  auto gelu_input_cu = MakeNvteTensor(gelu_input);
  auto input_cu = MakeNvteTensor(grad_output);
  auto cast_output_cu = MakeNvteTensor(dgelu.data(), {M, N}, Int2NvteDType(otype), amax_data,
                                       scale_data, scale_inv_data);
  auto transposed_output_cu = MakeNvteTensor(dgelu_transpose.data(), {N, M}, Int2NvteDType(otype),
                                             amax_data, scale_data, scale_inv_data);
  auto dbias_cu = MakeNvteTensor(grad_bias);
315

316
317
318
  nvte_cast_transpose_dbias_dgelu(input_cu.data(), gelu_input_cu.data(), cast_output_cu.data(),
                                  transposed_output_cu.data(), dbias_cu.data(), workspace.data(),
                                  grad_output.stream());
319

320
321
322
  // Fill workspace
  auto workspace_data = AllocateSpace(workspace.shape(), workspace.dtype(), grad_output.place());
  workspace = MakeNvteTensor(workspace_data.data(), workspace.shape(), workspace.dtype());
323

324
325
326
  nvte_cast_transpose_dbias_dgelu(input_cu.data(), gelu_input_cu.data(), cast_output_cu.data(),
                                  transposed_output_cu.data(), dbias_cu.data(), workspace.data(),
                                  grad_output.stream());
327

328
  return {dgelu, dgelu_transpose, grad_bias};
329
330
331
332
333
334
335
336
337
338
}

std::vector<paddle::Tensor> te_layernorm_fwd_fp8(const paddle::Tensor &input,
                                                 const paddle::Tensor &weight,
                                                 const paddle::Tensor &bias,
                                                 const paddle::Tensor &scale,
                                                 paddle::Tensor &amax,       // NOLINT
                                                 paddle::Tensor &scale_inv,  // NOLINT
                                                 float eps, int64_t index, int64_t otype,
                                                 int64_t sm_margin, bool zero_centered_gamma) {
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
  auto shape = GetShapeArray(input);
  NVTE_CHECK(shape.size() == 2, "Expect the grad_output to have 2 dimensions.");

  size_t N = shape[0];
  size_t H = shape[1];

  auto ln_out = paddle::empty_like(input, Nvte2PaddleDType(Int2NvteDType(otype)), input.place());
  auto mu = paddle::empty({static_cast<int64_t>(N)}, paddle::DataType::FLOAT32, input.place());
  auto rsigma = paddle::empty({static_cast<int64_t>(N)}, paddle::DataType::FLOAT32, input.place());
  auto input_cu = MakeNvteTensor(input);
  auto gamma_cu = MakeNvteTensor(weight);
  auto beta_cu = MakeNvteTensor(bias);
  auto z_cu = MakeNvteTensor(
      ln_out.data(), {N, H}, Int2NvteDType(otype), GetDataPtr<float>(amax, index),
      const_cast<void *>(GetDataPtr<float>(scale, index)), GetDataPtr<float>(scale_inv, index));
  auto mu_cu = MakeNvteTensor(mu);
  auto rsigma_cu = MakeNvteTensor(rsigma);
356
  TensorWrapper workspace;
357
358
359

  auto num_sm = cudaDevicePropertiesManager::Instance().GetMultiProcessorCount();

360
361
362
363
  // This call populates workspace tensor with the required config
  nvte_layernorm_fwd(input_cu.data(), gamma_cu.data(), beta_cu.data(), eps, z_cu.data(),
                     mu_cu.data(), rsigma_cu.data(), workspace.data(), num_sm - sm_margin,
                     zero_centered_gamma, input.stream());
364

365
  // Fill workspace
366
367
368
369
  auto workspace_data = AllocateSpace(workspace.shape(), workspace.dtype(), input.place());
  workspace = MakeNvteTensor(workspace_data.data(), workspace.shape(), workspace.dtype());

  // Actual call to fwd kernel
370
371
372
  nvte_layernorm_fwd(input_cu.data(), gamma_cu.data(), beta_cu.data(), eps, z_cu.data(),
                     mu_cu.data(), rsigma_cu.data(), workspace.data(), num_sm - sm_margin,
                     zero_centered_gamma, input.stream());
373
374

  return {ln_out, mu, rsigma};
375
376
377
378
379
380
}

std::vector<paddle::Tensor> te_layernorm_fwd(const paddle::Tensor &input,
                                             const paddle::Tensor &weight,
                                             const paddle::Tensor &bias, float eps, int64_t otype,
                                             int64_t sm_margin, bool zero_centered_gamma) {
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
  auto shape = GetShapeArray(input);
  NVTE_CHECK(shape.size() == 2, "Expect the grad_output to have 2 dimensions.");

  size_t N = shape[0];
  size_t H = shape[1];

  auto ln_out = paddle::empty_like(input, input.dtype(), input.place());
  auto mu = paddle::empty({static_cast<int64_t>(N)}, paddle::DataType::FLOAT32, input.place());
  auto rsigma = paddle::empty({static_cast<int64_t>(N)}, paddle::DataType::FLOAT32, input.place());
  auto input_cu = MakeNvteTensor(input);
  auto gamma_cu = MakeNvteTensor(weight);
  auto beta_cu = MakeNvteTensor(bias);
  auto z_cu = MakeNvteTensor(ln_out.data(), {N, H}, Int2NvteDType(otype));
  auto mu_cu = MakeNvteTensor(mu);
  auto rsigma_cu = MakeNvteTensor(rsigma);
396
  TensorWrapper workspace;
397
398
399

  auto num_sm = cudaDevicePropertiesManager::Instance().GetMultiProcessorCount();

400
401
402
403
  // This call populates workspace tensor with the required config
  nvte_layernorm_fwd(input_cu.data(), gamma_cu.data(), beta_cu.data(), eps, z_cu.data(),
                     mu_cu.data(), rsigma_cu.data(), workspace.data(), num_sm - sm_margin,
                     zero_centered_gamma, input.stream());
404

405
  // Fill workspace
406
407
408
409
  auto workspace_data = AllocateSpace(workspace.shape(), workspace.dtype(), input.place());
  workspace = MakeNvteTensor(workspace_data.data(), workspace.shape(), workspace.dtype());

  // Actual call to fwd kernel
410
411
412
  nvte_layernorm_fwd(input_cu.data(), gamma_cu.data(), beta_cu.data(), eps, z_cu.data(),
                     mu_cu.data(), rsigma_cu.data(), workspace.data(), num_sm - sm_margin,
                     zero_centered_gamma, input.stream());
413
414

  return {ln_out, mu, rsigma};
415
416
417
418
419
420
}

std::vector<paddle::Tensor> te_layernorm_bwd(const paddle::Tensor &dz, const paddle::Tensor &x,
                                             const paddle::Tensor &mu, const paddle::Tensor &rsigma,
                                             const paddle::Tensor &gamma, int64_t sm_margin,
                                             bool zero_centered_gamma) {
421
422
423
424
  auto dx = paddle::empty_like(x, x.dtype(), x.place());
  auto dgamma = paddle::empty_like(gamma, gamma.dtype(), gamma.place());
  auto dbeta = paddle::empty_like(gamma, gamma.dtype(), gamma.place());

425
  TensorWrapper workspace;
426
427
428
429
430
431
432
433
434
435
436
437
438

  auto dz_cu = MakeNvteTensor(dz);
  auto x_cu = MakeNvteTensor(x);
  auto mu_cu = MakeNvteTensor(mu);
  auto rsigma_cu = MakeNvteTensor(rsigma);
  auto gamma_cu = MakeNvteTensor(gamma);
  auto dx_cu = MakeNvteTensor(dx);
  auto dgamma_cu = MakeNvteTensor(dgamma);
  auto dbeta_cu = MakeNvteTensor(dbeta);

  auto num_sm = cudaDevicePropertiesManager::Instance().GetMultiProcessorCount();

  // This call populates tensors with the required config.
439
440
441
  nvte_layernorm_bwd(dz_cu.data(), x_cu.data(), mu_cu.data(), rsigma_cu.data(), gamma_cu.data(),
                     dx_cu.data(), dgamma_cu.data(), dbeta_cu.data(), workspace.data(),
                     num_sm - sm_margin, zero_centered_gamma, dz.stream());
442
443
444
445
446
447

  // Alloc space for Tensors.
  auto workspace_data = AllocateSpace(workspace.shape(), workspace.dtype(), x.place());
  workspace = MakeNvteTensor(workspace_data.data(), workspace.shape(), workspace.dtype());

  // Actual call to bwd kernel.
448
449
450
  nvte_layernorm_bwd(dz_cu.data(), x_cu.data(), mu_cu.data(), rsigma_cu.data(), gamma_cu.data(),
                     dx_cu.data(), dgamma_cu.data(), dbeta_cu.data(), workspace.data(),
                     num_sm - sm_margin, zero_centered_gamma, dz.stream());
451
452

  return {dx, dgamma, dbeta};
453
454
}

Shijie's avatar
Shijie committed
455
456
std::vector<paddle::Tensor> te_rmsnorm_fwd(const paddle::Tensor &input,
                                           const paddle::Tensor &weight, float eps, int64_t otype,
457
                                           int64_t sm_margin, bool zero_centered_gamma) {
458
459
460
  NVTE_CHECK(zero_centered_gamma == false, "zero_centered_gamma is not supported yet for RMSNorm.");
  auto shape = GetShapeArray(input);
  NVTE_CHECK(shape.size() == 2, "Expect the grad_output to have 2 dimensions.");
Shijie's avatar
Shijie committed
461

462
463
  size_t N = shape[0];
  size_t H = shape[1];
Shijie's avatar
Shijie committed
464

465
466
467
468
469
470
  auto ln_out = paddle::empty_like(input, input.dtype(), input.place());
  auto rsigma = paddle::empty({static_cast<int64_t>(N)}, paddle::DataType::FLOAT32, input.place());
  auto input_cu = MakeNvteTensor(input);
  auto gamma_cu = MakeNvteTensor(weight);
  auto z_cu = MakeNvteTensor(ln_out.data(), {N, H}, Int2NvteDType(otype));
  auto rsigma_cu = MakeNvteTensor(rsigma);
471
  TensorWrapper workspace;
Shijie's avatar
Shijie committed
472

473
  auto num_sm = cudaDevicePropertiesManager::Instance().GetMultiProcessorCount();
Shijie's avatar
Shijie committed
474

475
  // This call populates workspace tensor with the required config
476
  nvte_rmsnorm_fwd(input_cu.data(), gamma_cu.data(), eps, z_cu.data(), rsigma_cu.data(),
477
                   workspace.data(), num_sm - sm_margin, zero_centered_gamma, input.stream());
Shijie's avatar
Shijie committed
478

479
  // Fill workspace
480
481
  auto workspace_data = AllocateSpace(workspace.shape(), workspace.dtype(), input.place());
  workspace = MakeNvteTensor(workspace_data.data(), workspace.shape(), workspace.dtype());
Shijie's avatar
Shijie committed
482

483
484
  // Actual call to fwd kernel
  nvte_rmsnorm_fwd(input_cu.data(), gamma_cu.data(), eps, z_cu.data(), rsigma_cu.data(),
485
                   workspace.data(), num_sm - sm_margin, zero_centered_gamma, input.stream());
Shijie's avatar
Shijie committed
486

487
  return {ln_out, rsigma};
Shijie's avatar
Shijie committed
488
489
490
491
492
493
494
495
}

std::vector<paddle::Tensor> te_rmsnorm_fwd_fp8(const paddle::Tensor &input,
                                               const paddle::Tensor &weight,
                                               const paddle::Tensor &scale,
                                               paddle::Tensor &amax,       // NOLINT
                                               paddle::Tensor &scale_inv,  // NOLINT
                                               float eps, int64_t index, int64_t otype,
496
                                               int64_t sm_margin, bool zero_centered_gamma) {
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
  NVTE_CHECK(zero_centered_gamma == false, "zero_centered_gamma is not supported yet for RMSNorm.");
  auto shape = GetShapeArray(input);
  NVTE_CHECK(shape.size() == 2, "Expect the grad_output to have 2 dimensions.");

  size_t N = shape[0];
  size_t H = shape[1];

  auto ln_out = paddle::empty_like(input, Nvte2PaddleDType(Int2NvteDType(otype)), input.place());
  auto rsigma = paddle::empty({static_cast<int64_t>(N)}, paddle::DataType::FLOAT32, input.place());
  auto input_cu = MakeNvteTensor(input);
  auto gamma_cu = MakeNvteTensor(weight);
  auto z_cu = MakeNvteTensor(
      ln_out.data(), {N, H}, Int2NvteDType(otype), GetDataPtr<float>(amax, index),
      const_cast<void *>(GetDataPtr<float>(scale, index)), GetDataPtr<float>(scale_inv, index));
  auto rsigma_cu = MakeNvteTensor(rsigma);
512
  TensorWrapper workspace;
513
514
515

  auto num_sm = cudaDevicePropertiesManager::Instance().GetMultiProcessorCount();

516
  // This call populates workspace tensor with the required config
517
  nvte_rmsnorm_fwd(input_cu.data(), gamma_cu.data(), eps, z_cu.data(), rsigma_cu.data(),
518
                   workspace.data(), num_sm - sm_margin, zero_centered_gamma, input.stream());
519

520
  // Fill workspace
521
522
523
524
525
  auto workspace_data = AllocateSpace(workspace.shape(), workspace.dtype(), input.place());
  workspace = MakeNvteTensor(workspace_data.data(), workspace.shape(), workspace.dtype());

  // Actual call to fwd kernel
  nvte_rmsnorm_fwd(input_cu.data(), gamma_cu.data(), eps, z_cu.data(), rsigma_cu.data(),
526
                   workspace.data(), num_sm - sm_margin, zero_centered_gamma, input.stream());
527
528

  return {ln_out, rsigma};
Shijie's avatar
Shijie committed
529
530
531
532
}

std::vector<paddle::Tensor> te_rmsnorm_bwd(const paddle::Tensor &dz, const paddle::Tensor &x,
                                           const paddle::Tensor &rsigma,
533
534
                                           const paddle::Tensor &gamma, int64_t sm_margin,
                                           bool zero_centered_gamma) {
535
536
537
538
  NVTE_CHECK(zero_centered_gamma == false, "zero_centered_gamma is not supported yet for RMSNorm.");
  auto dx = paddle::empty_like(x, x.dtype(), x.place());
  auto dgamma = paddle::empty_like(gamma, gamma.dtype(), gamma.place());

539
  TensorWrapper workspace;
540
541
542
543
544
545
546
547
548
549
550
551

  auto dz_cu = MakeNvteTensor(dz);
  auto x_cu = MakeNvteTensor(x);
  auto rsigma_cu = MakeNvteTensor(rsigma);
  auto gamma_cu = MakeNvteTensor(gamma);
  auto dx_cu = MakeNvteTensor(dx);
  auto dgamma_cu = MakeNvteTensor(dgamma);

  auto num_sm = cudaDevicePropertiesManager::Instance().GetMultiProcessorCount();

  // This call populates tensors with the required config.
  nvte_rmsnorm_bwd(dz_cu.data(), x_cu.data(), rsigma_cu.data(), gamma_cu.data(), dx_cu.data(),
552
553
                   dgamma_cu.data(), workspace.data(), num_sm - sm_margin, zero_centered_gamma,
                   dz.stream());
554
555
556
557
558
559
560

  // Alloc space for Tensors.
  auto workspace_data = AllocateSpace(workspace.shape(), workspace.dtype(), x.place());
  workspace = MakeNvteTensor(workspace_data.data(), workspace.shape(), workspace.dtype());

  // Actual call to bwd kernel.
  nvte_rmsnorm_bwd(dz_cu.data(), x_cu.data(), rsigma_cu.data(), gamma_cu.data(), dx_cu.data(),
561
562
                   dgamma_cu.data(), workspace.data(), num_sm - sm_margin, zero_centered_gamma,
                   dz.stream());
563
564

  return {dx, dgamma};
Shijie's avatar
Shijie committed
565
566
}

567
568
569
570
__global__ void set_rng_state(
    [[maybe_unused]] unsigned int
        identifier,  // This is used to relate kernel to cudaGraph nodes please refer to https://github.com/PaddlePaddle/Paddle/pull/60516
    std::pair<uint64_t, uint64_t> seed_offset, int64_t *rng_state_ptr) {
571
572
  rng_state_ptr[0] = static_cast<int64_t>(seed_offset.first);
  rng_state_ptr[1] = static_cast<int64_t>(seed_offset.second);
573
574
}

575
576
577
578
579
void UpdateRandomGenerator(phi::Place place, cudaStream_t stream, int rng_elts_per_thread,
                           paddle::Tensor &rng_state) {
  // extract random number generator seed and offset
  const phi::DeviceContext *dev_ctx =
      paddle::experimental::DeviceContextPool::Instance().Get(place);
580

581
582
583
  phi::Generator *gen_cuda = dev_ctx->GetGenerator();
  auto seed_offset = gen_cuda->IncrementOffset(rng_elts_per_thread);
  int64_t *rng_state_p = static_cast<int64_t *>(rng_state.data());
584
585
#if PADDLE_VERSION > 261
  auto state_index = gen_cuda->GetStateIndex();
586
587

  auto parameterSetter = [gen_cuda, state_index,
588
                          rng_elts_per_thread](phi::backends::gpu::gpuKernelParams &params) {
589
590
591
592
593
594
    // ensure the generator use correct state index
    gen_cuda->SetStateIndex(state_index);
    auto seed_offset = gen_cuda->IncrementOffset(rng_elts_per_thread);
    params.As<std::pair<int64_t, int64_t>>(1) = seed_offset;
  };

595
  phi::backends::gpu::CUDAGraphNodeLauncher::gpuKernelCallback_t cudaKernelCallback =
596
597
598
599
600
601
602
603
604
      [=](unsigned int id) {
        void *functionPtr = reinterpret_cast<void *>(&set_rng_state);
        cudaFunction_t cudaFunc;
        PADDLE_ENFORCE_GPU_SUCCESS(cudaGetFuncBySymbol(&cudaFunc, functionPtr));
        set_rng_state<<<1, 1, 0, stream>>>(id, seed_offset, rng_state_p);
        return cudaFunc;
      };
  phi::backends::gpu::CUDAGraphNodeLauncher::Instance().KernelNodeLaunch(parameterSetter,
                                                                         cudaKernelCallback);
605
606
607
#else
  set_rng_state<<<1, 1, 0, stream>>>(0, seed_offset, rng_state_p);
#endif
608
609
}

Shijie's avatar
Shijie committed
610
611
612
613
614
615
616
617
618
void te_fused_attn_fwd_qkvpacked(const paddle::Tensor &QKV, const paddle::Tensor &cu_seqlens,
                                 const paddle::optional<paddle::Tensor> &Bias,
                                 paddle::Tensor &O,                              // NOLINT
                                 paddle::optional<paddle::Tensor> &softmax_aux,  // NOLINT
                                 paddle::Tensor &rng_state,                      // NOLINT
                                 int64_t b, int64_t h, int64_t d, int64_t total_seqs,
                                 int64_t max_seqlen, bool is_training, float attn_scale,
                                 float p_dropout, const std::string &qkv_layout,
                                 const std::string &bias_type, const std::string &attn_mask_type,
619
                                 const int64_t qkv_type, int64_t rng_elts_per_thread) {
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
  if (is_training && !softmax_aux) {
    NVTE_ERROR("softmax_aux must be provided when training. \n");
  }

  auto qkv_dtype = Int2NvteDType(qkv_type);
  // construct NVTE tensors
  TensorWrapper te_QKV, te_S, te_O, te_Bias, te_cu_seqlens;
  if (qkv_dtype == DType::kBFloat16 || qkv_dtype == DType::kFloat16) {
    // BF16 or FP16
    te_QKV = MakeNvteTensor(QKV);
    te_S = MakeNvteTensor(nullptr, std::vector<size_t>{0}, DType::kFloat32);
    te_O = MakeNvteTensor(O);
  } else {  // TODO: support fp8
    NVTE_ERROR("Fused attention only supports BF16/FP16 data types. \n");
  }
  if ((bias_type != "no_bias") && Bias) {
    auto bias_shape = Bias->shape();
    std::vector<size_t> shape{bias_shape.begin(), bias_shape.end()};
    te_Bias = MakeNvteTensor(GetOptionalDataPtr(Bias), shape, DType::kFloat32);
  }
  te_cu_seqlens = MakeNvteTensor(cu_seqlens.data(), {static_cast<size_t>(b + 1)}, DType::kInt32);

  // convert strings to enums
  NVTE_QKV_Layout qkv_layout_enum = get_nvte_qkv_layout(qkv_layout);
  NVTE_Bias_Type bias_type_enum = get_nvte_bias_type(bias_type);
  NVTE_Mask_Type attn_mask_type_enum = get_nvte_mask_type(attn_mask_type);

647
  UpdateRandomGenerator(QKV.place(), QKV.stream(), rng_elts_per_thread, rng_state);
648
649
650
651
652
653
654
655
656
657
658
  auto te_rng_state = MakeNvteTensor(rng_state);

  // create auxiliary output tensors
  NVTETensorPack nvte_aux_tensor_pack;
  nvte_tensor_pack_create(&nvte_aux_tensor_pack);

  // create workspace
  TensorWrapper workspace;

  auto dummy_seq_offsets = TensorWrapper(nullptr, {static_cast<size_t>(b + 1)}, DType::kInt32);
  // populate tensors with appropriate shapes and dtypes
659
660
661
662
  nvte_fused_attn_fwd_qkvpacked(te_QKV.data(), te_Bias.data(), te_S.data(), te_O.data(),
                                &nvte_aux_tensor_pack, te_cu_seqlens.data(),
                                dummy_seq_offsets.data(), te_rng_state.data(), max_seqlen,
                                is_training, attn_scale, p_dropout, qkv_layout_enum, bias_type_enum,
663
                                attn_mask_type_enum, -1, -1, workspace.data(), QKV.stream());
664
665
666
667
668
669
670
671
672

  // allocate memory for workspace and auxiliary output tensors
  auto workspace_data = AllocateSpace(workspace.shape(), workspace.dtype(), QKV.place());
  workspace = MakeNvteTensor(workspace_data.data(), workspace.shape(), workspace.dtype());

  auto *output_s = reinterpret_cast<transformer_engine::Tensor *>(nvte_aux_tensor_pack.tensors[0]);
  output_s->data.dptr = GetOptionalDataPtr(softmax_aux);

  // execute the kernel
673
674
675
676
  nvte_fused_attn_fwd_qkvpacked(te_QKV.data(), te_Bias.data(), te_S.data(), te_O.data(),
                                &nvte_aux_tensor_pack, te_cu_seqlens.data(),
                                dummy_seq_offsets.data(), te_rng_state.data(), max_seqlen,
                                is_training, attn_scale, p_dropout, qkv_layout_enum, bias_type_enum,
677
                                attn_mask_type_enum, -1, -1, workspace.data(), QKV.stream());
678
679
680

  // destroy tensor wrappers, but not allocated memory
  nvte_tensor_pack_destroy(&nvte_aux_tensor_pack);
Shijie's avatar
Shijie committed
681
682
683
684
685
686
687
688
}

// fused attention BWD with packed QKV
void te_fused_attn_bwd_qkvpacked(const paddle::Tensor &QKV, const paddle::Tensor &cu_seqlens,
                                 const paddle::Tensor &O, const paddle::Tensor &dO,
                                 const paddle::Tensor &softmax_aux,
                                 paddle::Tensor &dQKV,                     // NOLINT
                                 paddle::optional<paddle::Tensor> &dBias,  // NOLINT
689
                                 paddle::Tensor &rng_state,                // NOLINT
Shijie's avatar
Shijie committed
690
691
692
                                 int64_t b, int64_t h, int64_t d, int64_t total_seqs,
                                 int64_t max_seqlen, float attn_scale, float p_dropout,
                                 const std::string &qkv_layout, const std::string &bias_type,
693
694
                                 const std::string &attn_mask_type, int64_t qkv_type,
                                 bool deterministic) {
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
  TensorWrapper te_dBias;
  if (bias_type != "no_bias" && dBias) {
    auto bias_shape = dBias->shape();
    std::vector<size_t> shape{bias_shape.begin(), bias_shape.end()};
    te_dBias = MakeNvteTensor(GetOptionalDataPtr(dBias), shape, DType::kFloat32);
  }

  auto qkv_dtype = Int2NvteDType(qkv_type);
  // construct NVTE tensors
  TensorWrapper te_QKV, te_O, te_dO, te_S, te_dP, te_dQKV;
  if (qkv_dtype == DType::kBFloat16 || qkv_dtype == DType::kFloat16) {
    // BF16 or FP16
    te_QKV = MakeNvteTensor(QKV);
    te_O = MakeNvteTensor(O);
    te_dO = MakeNvteTensor(dO);
    te_S = MakeNvteTensor(nullptr, std::vector<size_t>(0), DType::kFloat32);
    te_dP = MakeNvteTensor(nullptr, std::vector<size_t>(0), DType::kFloat32);
    te_dQKV = MakeNvteTensor(dQKV);
  } else {
    NVTE_ERROR("Fused attention only supports BF16/FP16 data types. \n");
  }

  // convert strings to enums
  NVTE_QKV_Layout qkv_layout_enum = get_nvte_qkv_layout(qkv_layout);
  NVTE_Bias_Type bias_type_enum = get_nvte_bias_type(bias_type);
  NVTE_Mask_Type attn_mask_type_enum = get_nvte_mask_type(attn_mask_type);

  // convert auxiliary tensors from forward into NVTETensors
  NVTETensorPack nvte_aux_tensor_pack;
  nvte_tensor_pack_create(&nvte_aux_tensor_pack);

  nvte_aux_tensor_pack.size = 2;  // 1. softmax_aux  2. rng_state
  auto *output_s = reinterpret_cast<Tensor *>(nvte_aux_tensor_pack.tensors[0]);
  auto *fwd_rng_state = reinterpret_cast<Tensor *>(nvte_aux_tensor_pack.tensors[1]);
  output_s->data.shape =
      std::vector<size_t>({static_cast<size_t>(b), static_cast<size_t>(h),
                           static_cast<size_t>(max_seqlen), static_cast<size_t>(max_seqlen)});
  output_s->data.dptr = const_cast<void *>(softmax_aux.data());
  fwd_rng_state->data.shape = std::vector<size_t>({2});
  fwd_rng_state->data.dptr = const_cast<void *>(rng_state.data());

  // create cu_seqlens tensorwrappers
  TensorWrapper te_cu_seqlens;
  te_cu_seqlens = MakeNvteTensor(cu_seqlens.data(), {static_cast<size_t>(b + 1)}, DType::kInt32);

  // create workspace
  TensorWrapper workspace;

  auto dummy_seq_offsets = TensorWrapper(nullptr, {static_cast<size_t>(b + 1)}, DType::kInt32);
  // populate tensors with appropriate shapes and dtypes
745
746
747
748
749
  nvte_fused_attn_bwd_qkvpacked(
      te_QKV.data(), te_O.data(), te_dO.data(), te_S.data(), te_dP.data(), &nvte_aux_tensor_pack,
      te_dQKV.data(), te_dBias.data(), te_cu_seqlens.data(), dummy_seq_offsets.data(), max_seqlen,
      attn_scale, p_dropout, qkv_layout_enum, bias_type_enum, attn_mask_type_enum, -1, -1,
      deterministic, workspace.data(), QKV.stream());
750
751
752
753
754
755

  // allocate memory for workspace
  auto workspace_data = AllocateSpace(workspace.shape(), workspace.dtype(), QKV.place());
  workspace = MakeNvteTensor(workspace_data.data(), workspace.shape(), workspace.dtype());

  // execute kernel
756
757
758
759
760
  nvte_fused_attn_bwd_qkvpacked(
      te_QKV.data(), te_O.data(), te_dO.data(), te_S.data(), te_dP.data(), &nvte_aux_tensor_pack,
      te_dQKV.data(), te_dBias.data(), te_cu_seqlens.data(), dummy_seq_offsets.data(), max_seqlen,
      attn_scale, p_dropout, qkv_layout_enum, bias_type_enum, attn_mask_type_enum, -1, -1,
      deterministic, workspace.data(), QKV.stream());
761
762
763

  // destroy tensor wrappers
  nvte_tensor_pack_destroy(&nvte_aux_tensor_pack);
Shijie's avatar
Shijie committed
764
765
}

766
767
768
769
770
771
772
773
774
775
void te_fused_attn_fwd_kvpacked(
    const paddle::Tensor &Q, const paddle::Tensor &KV, const paddle::Tensor &cu_seqlens_q,
    const paddle::Tensor &cu_seqlens_kv, const paddle::optional<paddle::Tensor> &Bias,
    paddle::Tensor &O,                              // NOLINT
    paddle::optional<paddle::Tensor> &softmax_aux,  // NOLINT
    paddle::Tensor &rng_state,                      // NOLINT
    int64_t b, int64_t h, int64_t d, int64_t total_seqs_q, int64_t total_seqs_kv,
    int64_t max_seqlen_q, int64_t max_seqlen_kv, bool is_training, float attn_scale,
    float p_dropout, const std::string &qkv_layout, const std::string &bias_type,
    const std::string &attn_mask_type, const int64_t qkv_type, int64_t rng_elts_per_thread) {
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
  if (is_training && !softmax_aux) {
    NVTE_ERROR("softmax_aux must be provided when training. \n");
  }

  auto qkv_dtype = Int2NvteDType(qkv_type);

  // construct NVTE tensors
  TensorWrapper te_Q, te_KV, te_S, te_O, te_Bias, te_cu_seqlens_q, te_cu_seqlens_kv;
  if (qkv_dtype == DType::kBFloat16 || qkv_dtype == DType::kFloat16) {
    // BF16 or FP16
    te_Q = MakeNvteTensor(
        Q.data(),
        {static_cast<size_t>(total_seqs_q), static_cast<size_t>(h), static_cast<size_t>(d)},
        qkv_dtype);
    te_KV = MakeNvteTensor(
        KV.data(),
        {static_cast<size_t>(total_seqs_kv), 2, static_cast<size_t>(h), static_cast<size_t>(d)},
        qkv_dtype);
    te_S = MakeNvteTensor(nullptr, std::vector<size_t>{0}, DType::kFloat32);
    te_O = MakeNvteTensor(
        O.data(),
        {static_cast<size_t>(total_seqs_q), static_cast<size_t>(h), static_cast<size_t>(d)},
        qkv_dtype);
  } else {
    NVTE_ERROR("Fused attention only supports BF16/FP16 data types. \n");
  }

  if ((bias_type != "no_bias") && Bias) {
    auto bias_shape = Bias->shape();
    std::vector<size_t> shape{bias_shape.begin(), bias_shape.end()};
    te_Bias = MakeNvteTensor(GetOptionalDataPtr(Bias), shape, DType::kFloat32);
  }

  te_cu_seqlens_q =
      MakeNvteTensor(cu_seqlens_q.data(), {static_cast<size_t>(b + 1)}, DType::kInt32);
  te_cu_seqlens_kv =
      MakeNvteTensor(cu_seqlens_kv.data(), {static_cast<size_t>(b + 1)}, DType::kInt32);

  // convert strings to enums
  NVTE_QKV_Layout qkv_layout_enum = get_nvte_qkv_layout(qkv_layout);
  NVTE_Bias_Type bias_type_enum = get_nvte_bias_type(bias_type);
  NVTE_Mask_Type attn_mask_type_enum = get_nvte_mask_type(attn_mask_type);

819
  UpdateRandomGenerator(Q.place(), Q.stream(), rng_elts_per_thread, rng_state);
820
821
822
823
824
825
826
827
828
829
830
  auto te_rng_state = MakeNvteTensor(rng_state);

  // create auxiliary output tensors
  NVTETensorPack nvte_aux_tensor_pack;
  nvte_tensor_pack_create(&nvte_aux_tensor_pack);

  // create workspace
  TensorWrapper workspace;

  auto dummy_seq_offsets = TensorWrapper(nullptr, {static_cast<size_t>(b + 1)}, DType::kInt32);
  // populate tensors with appropriate shapes and dtypes
831
832
833
834
835
836
  nvte_fused_attn_fwd_kvpacked(
      te_Q.data(), te_KV.data(), te_Bias.data(), te_S.data(), te_O.data(), &nvte_aux_tensor_pack,
      te_cu_seqlens_q.data(), te_cu_seqlens_kv.data(), dummy_seq_offsets.data(),
      dummy_seq_offsets.data(), te_rng_state.data(), max_seqlen_q, max_seqlen_kv, is_training,
      attn_scale, p_dropout, qkv_layout_enum, bias_type_enum, attn_mask_type_enum, -1, -1,
      workspace.data(), Q.stream());
837
838
839
840
841
842
843
844
845

  // allocate memory for workspace and auxiliary output tensors
  auto workspace_data = AllocateSpace(workspace.shape(), workspace.dtype(), Q.place());
  workspace = MakeNvteTensor(workspace_data.data(), workspace.shape(), workspace.dtype());

  auto *output_s = reinterpret_cast<transformer_engine::Tensor *>(nvte_aux_tensor_pack.tensors[0]);
  output_s->data.dptr = GetOptionalDataPtr(softmax_aux);

  // execute the kernel
846
847
848
849
850
851
  nvte_fused_attn_fwd_kvpacked(
      te_Q.data(), te_KV.data(), te_Bias.data(), te_S.data(), te_O.data(), &nvte_aux_tensor_pack,
      te_cu_seqlens_q.data(), te_cu_seqlens_kv.data(), dummy_seq_offsets.data(),
      dummy_seq_offsets.data(), te_rng_state.data(), max_seqlen_q, max_seqlen_kv, is_training,
      attn_scale, p_dropout, qkv_layout_enum, bias_type_enum, attn_mask_type_enum, -1, -1,
      workspace.data(), Q.stream());
852
853
854

  // destroy tensor wrappers, but not allocated memory
  nvte_tensor_pack_destroy(&nvte_aux_tensor_pack);
Shijie's avatar
Shijie committed
855
856
857
858
859
860
861
862
863
864
}

// fused attention BWD with packed KV
void te_fused_attn_bwd_kvpacked(const paddle::Tensor &Q, const paddle::Tensor &KV,
                                const paddle::Tensor &cu_seqlens_q,
                                const paddle::Tensor &cu_seqlens_kv, const paddle::Tensor &O,
                                const paddle::Tensor &dO, const paddle::Tensor &softmax_aux,
                                paddle::Tensor &dQ,                       // NOLINT
                                paddle::Tensor &dKV,                      // NOLINT
                                paddle::optional<paddle::Tensor> &dBias,  // NOLINT
865
                                paddle::Tensor &rng_state,                // NOLINT
Shijie's avatar
Shijie committed
866
867
868
869
                                int64_t b, int64_t h, int64_t d, int64_t total_seqs_q,
                                int64_t total_seqs_kv, int64_t max_seqlen_q, int64_t max_seqlen_kv,
                                float attn_scale, float p_dropout, const std::string &qkv_layout,
                                const std::string &bias_type, const std::string &attn_mask_type,
870
                                int64_t qkv_type, bool deterministic) {
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
  TensorWrapper te_dBias;
  if (bias_type != "no_bias" && dBias) {
    auto bias_shape = dBias->shape();
    std::vector<size_t> shape{bias_shape.begin(), bias_shape.end()};
    te_dBias = MakeNvteTensor(GetOptionalDataPtr(dBias), shape, DType::kFloat32);
  }

  auto qkv_dtype = Int2NvteDType(qkv_type);
  // construct NVTE tensors
  TensorWrapper te_Q, te_KV, te_O, te_dO, te_S, te_dP, te_dQ, te_dKV;
  if (qkv_dtype == DType::kBFloat16 || qkv_dtype == DType::kFloat16) {
    // BF16 or FP16
    te_Q = MakeNvteTensor(Q);
    te_KV = MakeNvteTensor(KV);
    te_O = MakeNvteTensor(O);
    te_dO = MakeNvteTensor(dO);
    te_S = MakeNvteTensor(nullptr, std::vector<size_t>(0), DType::kFloat32);
    te_dP = MakeNvteTensor(nullptr, std::vector<size_t>(0), DType::kFloat32);
    te_dQ = MakeNvteTensor(dQ);
    te_dKV = MakeNvteTensor(dKV);
  } else {
    NVTE_ERROR("Fused attention only supports BF16/FP16 data types. \n");
  }

  // convert strings to enums
  NVTE_QKV_Layout qkv_layout_enum = get_nvte_qkv_layout(qkv_layout);
  NVTE_Bias_Type bias_type_enum = get_nvte_bias_type(bias_type);
  NVTE_Mask_Type attn_mask_type_enum = get_nvte_mask_type(attn_mask_type);

  // convert auxiliary tensors from forward into NVTETensors
  NVTETensorPack nvte_aux_tensor_pack;
  nvte_tensor_pack_create(&nvte_aux_tensor_pack);

  nvte_aux_tensor_pack.size = 2;
  auto *output_s = reinterpret_cast<Tensor *>(nvte_aux_tensor_pack.tensors[0]);
  auto *fwd_rng_state = reinterpret_cast<Tensor *>(nvte_aux_tensor_pack.tensors[1]);
  output_s->data.shape =
      std::vector<size_t>({static_cast<size_t>(b), static_cast<size_t>(h),
                           static_cast<size_t>(max_seqlen_q), static_cast<size_t>(max_seqlen_kv)});
  output_s->data.dptr = const_cast<void *>(softmax_aux.data());
  fwd_rng_state->data.shape = std::vector<size_t>({2});
  fwd_rng_state->data.dptr = const_cast<void *>(rng_state.data());

  // create cu_seqlens tensorwrappers
  TensorWrapper te_cu_seqlens_q, te_cu_seqlens_kv;
  te_cu_seqlens_q =
      MakeNvteTensor(cu_seqlens_q.data(), {static_cast<size_t>(b + 1)}, DType::kInt32);
  te_cu_seqlens_kv =
      MakeNvteTensor(cu_seqlens_kv.data(), {static_cast<size_t>(b + 1)}, DType::kInt32);

  // create workspace
  TensorWrapper workspace;

  auto dummy_seq_offsets = TensorWrapper(nullptr, {static_cast<size_t>(b + 1)}, DType::kInt32);
  // populate tensors with appropriate shapes and dtypes
926
927
928
929
930
  nvte_fused_attn_bwd_kvpacked(
      te_Q.data(), te_KV.data(), te_O.data(), te_dO.data(), te_S.data(), te_dP.data(),
      &nvte_aux_tensor_pack, te_dQ.data(), te_dKV.data(), te_dBias.data(), te_cu_seqlens_q.data(),
      te_cu_seqlens_kv.data(), dummy_seq_offsets.data(), dummy_seq_offsets.data(), max_seqlen_q,
      max_seqlen_kv, attn_scale, p_dropout, qkv_layout_enum, bias_type_enum, attn_mask_type_enum,
931
      -1, -1, deterministic, workspace.data(), Q.stream());
932
933
934
935
936
937

  // allocate memory for workspace
  auto workspace_data = AllocateSpace(workspace.shape(), workspace.dtype(), Q.place());
  workspace = MakeNvteTensor(workspace_data.data(), workspace.shape(), workspace.dtype());

  // execute kernel
938
939
940
941
942
  nvte_fused_attn_bwd_kvpacked(
      te_Q.data(), te_KV.data(), te_O.data(), te_dO.data(), te_S.data(), te_dP.data(),
      &nvte_aux_tensor_pack, te_dQ.data(), te_dKV.data(), te_dBias.data(), te_cu_seqlens_q.data(),
      te_cu_seqlens_kv.data(), dummy_seq_offsets.data(), dummy_seq_offsets.data(), max_seqlen_q,
      max_seqlen_kv, attn_scale, p_dropout, qkv_layout_enum, bias_type_enum, attn_mask_type_enum,
943
      -1, -1, deterministic, workspace.data(), Q.stream());
944
945
946

  // destroy tensor wrappers
  nvte_tensor_pack_destroy(&nvte_aux_tensor_pack);
Shijie's avatar
Shijie committed
947
948
}

Shijie's avatar
Shijie committed
949
950
951
952
953
954
955
956
957
958
959
void te_fused_attn_fwd(const paddle::Tensor &Q, const paddle::Tensor &K, const paddle::Tensor &V,
                       const paddle::Tensor &cu_seqlens_q, const paddle::Tensor &cu_seqlens_kv,
                       const paddle::optional<paddle::Tensor> &Bias,
                       paddle::Tensor &O,                              // NOLINT
                       paddle::optional<paddle::Tensor> &softmax_aux,  // NOLINT
                       paddle::Tensor &rng_state,                      // NOLINT
                       int64_t b, int64_t h, int64_t d, int64_t max_seqlen_q, int64_t max_seqlen_kv,
                       bool is_training, float attn_scale, float p_dropout,
                       const std::string &qkv_layout, const std::string &bias_type,
                       const std::string &attn_mask_type, const int64_t qkv_type,
                       int64_t rng_elts_per_thread) {
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
  if (is_training && !softmax_aux) {
    NVTE_ERROR("softmax_aux must be provided when training. \n");
  }

  auto qkv_dtype = Int2NvteDType(qkv_type);
  // construct NVTE tensors
  TensorWrapper te_Q, te_K, te_V, te_S, te_O, te_Bias, te_cu_seqlens_q, te_cu_seqlens_kv;
  if (qkv_dtype == DType::kBFloat16 || qkv_dtype == DType::kFloat16) {
    // BF16 or FP16
    te_Q = MakeNvteTensor(Q);
    te_K = MakeNvteTensor(K);
    te_V = MakeNvteTensor(V);
    te_S = MakeNvteTensor(nullptr, std::vector<size_t>{0}, DType::kFloat32);
    te_O = MakeNvteTensor(O);
  } else {  // TODO: support fp8
    NVTE_ERROR("Fused attention only supports BF16/FP16 data types. \n");
  }
  if ((bias_type != "no_bias") && Bias) {
    auto bias_shape = Bias->shape();
    std::vector<size_t> shape{bias_shape.begin(), bias_shape.end()};
    te_Bias = MakeNvteTensor(GetOptionalDataPtr(Bias), shape, DType::kFloat32);
  }
  te_cu_seqlens_q =
      MakeNvteTensor(cu_seqlens_q.data(), {static_cast<size_t>(b + 1)}, DType::kInt32);
  te_cu_seqlens_kv =
      MakeNvteTensor(cu_seqlens_kv.data(), {static_cast<size_t>(b + 1)}, DType::kInt32);

  // convert strings to enums
  NVTE_QKV_Layout qkv_layout_enum = get_nvte_qkv_layout(qkv_layout);
  NVTE_Bias_Type bias_type_enum = get_nvte_bias_type(bias_type);
  NVTE_Mask_Type attn_mask_type_enum = get_nvte_mask_type(attn_mask_type);

  // extract random number generator seed and offset
  auto dev_ctx = paddle::experimental::DeviceContextPool::Instance().Get(Q.place());
  auto gen_cuda = dev_ctx->GetGenerator();
  auto seed_offset = gen_cuda->IncrementOffset(rng_elts_per_thread);
996
  auto stream = Q.stream();
997
998
999
  auto rng_state_p = static_cast<int64_t *>(rng_state.data());
#if PADDLE_VERSION > 261
  auto state_index = gen_cuda->GetStateIndex();
1000
  auto parameterSetter = [gen_cuda, state_index,
1001
                          rng_elts_per_thread](phi::backends::gpu::gpuKernelParams &params) {
1002
1003
1004
1005
1006
1007
    // ensure the generator use correct state index
    gen_cuda->SetStateIndex(state_index);
    auto seed_offset = gen_cuda->IncrementOffset(rng_elts_per_thread);
    params.As<std::pair<int64_t, int64_t>>(1) = seed_offset;
  };

1008
  phi::backends::gpu::CUDAGraphNodeLauncher::gpuKernelCallback_t cudaKernelCallback =
1009
1010
1011
1012
1013
1014
1015
1016
1017
      [=](unsigned int id) {
        void *functionPtr = reinterpret_cast<void *>(&set_rng_state);
        cudaFunction_t cudaFunc;
        PADDLE_ENFORCE_GPU_SUCCESS(cudaGetFuncBySymbol(&cudaFunc, functionPtr));
        set_rng_state<<<1, 1, 0, stream>>>(id, seed_offset, rng_state_p);
        return cudaFunc;
      };
  phi::backends::gpu::CUDAGraphNodeLauncher::Instance().KernelNodeLaunch(parameterSetter,
                                                                         cudaKernelCallback);
1018
1019
1020
#else
  set_rng_state<<<1, 1, 0, stream>>>(0, seed_offset, rng_state_p);
#endif
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035

  auto te_rng_state = MakeNvteTensor(rng_state);

  // create auxiliary output tensors
  NVTETensorPack nvte_aux_tensor_pack;
  nvte_tensor_pack_create(&nvte_aux_tensor_pack);

  // create workspace
  TensorWrapper workspace;

  auto dummy_seq_offsets = TensorWrapper(nullptr, {static_cast<size_t>(b + 1)}, DType::kInt32);
  // populate tensors with appropriate shapes and dtypes
  nvte_fused_attn_fwd(te_Q.data(), te_K.data(), te_V.data(), te_Bias.data(), te_S.data(),
                      te_O.data(), &nvte_aux_tensor_pack, te_cu_seqlens_q.data(),
                      te_cu_seqlens_kv.data(), dummy_seq_offsets.data(), dummy_seq_offsets.data(),
1036
                      te_rng_state.data(), max_seqlen_q, max_seqlen_kv, is_training, attn_scale,
1037
                      p_dropout, qkv_layout_enum, bias_type_enum, attn_mask_type_enum, -1, -1,
1038
                      workspace.data(), Q.stream());
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051

  // allocate memory for workspace and auxiliary output tensors
  auto workspace_data = AllocateSpace(workspace.shape(), workspace.dtype(), Q.place());

  workspace = MakeNvteTensor(workspace_data.data(), workspace.shape(), workspace.dtype());

  auto *output_s = reinterpret_cast<transformer_engine::Tensor *>(nvte_aux_tensor_pack.tensors[0]);
  output_s->data.dptr = GetOptionalDataPtr(softmax_aux);

  // execute the kernel
  nvte_fused_attn_fwd(te_Q.data(), te_K.data(), te_V.data(), te_Bias.data(), te_S.data(),
                      te_O.data(), &nvte_aux_tensor_pack, te_cu_seqlens_q.data(),
                      te_cu_seqlens_kv.data(), dummy_seq_offsets.data(), dummy_seq_offsets.data(),
1052
                      te_rng_state.data(), max_seqlen_q, max_seqlen_kv, is_training, attn_scale,
1053
                      p_dropout, qkv_layout_enum, bias_type_enum, attn_mask_type_enum, -1, -1,
1054
                      workspace.data(), Q.stream());
1055
1056
1057

  // destroy tensor wrappers, but not allocated memory
  nvte_tensor_pack_destroy(&nvte_aux_tensor_pack);
Shijie's avatar
Shijie committed
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
}

void te_fused_attn_bwd(const paddle::Tensor &Q, const paddle::Tensor &K, const paddle::Tensor &V,
                       const paddle::Tensor &cu_seqlens_q, const paddle::Tensor &cu_seqlens_kv,
                       const paddle::Tensor &O, const paddle::Tensor &dO,
                       const paddle::Tensor &softmax_aux,
                       paddle::Tensor &dQ,                       // NOLINT
                       paddle::Tensor &dK,                       // NOLINT
                       paddle::Tensor &dV,                       // NOLINT
                       paddle::optional<paddle::Tensor> &dBias,  // NOLINT
                       paddle::Tensor &rng_state,                // NOLINT
                       int64_t b, int64_t h, int64_t d, int64_t max_seqlen_q, int64_t max_seqlen_kv,
                       float attn_scale, float p_dropout, const std::string &qkv_layout,
                       const std::string &bias_type, const std::string &attn_mask_type,
1072
                       int64_t qkv_type, bool deterministic) {
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
  TensorWrapper te_dBias;
  if (bias_type != "no_bias" && dBias) {
    auto bias_shape = dBias->shape();
    std::vector<size_t> shape{bias_shape.begin(), bias_shape.end()};
    te_dBias = MakeNvteTensor(GetOptionalDataPtr(dBias), shape, DType::kFloat32);
  }

  auto qkv_dtype = Int2NvteDType(qkv_type);
  // construct NVTE tensors
  TensorWrapper te_Q, te_K, te_V, te_O, te_dO, te_S, te_dP, te_dQ, te_dK, te_dV;
  if (qkv_dtype == DType::kBFloat16 || qkv_dtype == DType::kFloat16) {
    // BF16 or FP16
    te_Q = MakeNvteTensor(Q);
    te_K = MakeNvteTensor(K);
    te_V = MakeNvteTensor(V);
    te_O = MakeNvteTensor(O);
    te_dO = MakeNvteTensor(dO);
    te_S = MakeNvteTensor(nullptr, std::vector<size_t>(0), DType::kFloat32);
    te_dP = MakeNvteTensor(nullptr, std::vector<size_t>(0), DType::kFloat32);
    te_dQ = MakeNvteTensor(dQ);
    te_dK = MakeNvteTensor(dK);
    te_dV = MakeNvteTensor(dV);
  } else {
    NVTE_ERROR("Fused attention only supports BF16/FP16 data types. \n");
  }

  // convert strings to enums
  NVTE_QKV_Layout qkv_layout_enum = get_nvte_qkv_layout(qkv_layout);
  NVTE_Bias_Type bias_type_enum = get_nvte_bias_type(bias_type);
  NVTE_Mask_Type attn_mask_type_enum = get_nvte_mask_type(attn_mask_type);

  // convert auxiliary tensors from forward into NVTETensors
  NVTETensorPack nvte_aux_tensor_pack;
  nvte_tensor_pack_create(&nvte_aux_tensor_pack);

  nvte_aux_tensor_pack.size = 2;
  auto *output_s = reinterpret_cast<Tensor *>(nvte_aux_tensor_pack.tensors[0]);
  auto *fwd_rng_state = reinterpret_cast<Tensor *>(nvte_aux_tensor_pack.tensors[1]);
  output_s->data.shape =
      std::vector<size_t>({static_cast<size_t>(b), static_cast<size_t>(h),
                           static_cast<size_t>(max_seqlen_q), static_cast<size_t>(max_seqlen_kv)});
  output_s->data.dptr = const_cast<void *>(softmax_aux.data());
  fwd_rng_state->data.shape = std::vector<size_t>({2});
  fwd_rng_state->data.dptr = const_cast<void *>(rng_state.data());

  // create cu_seqlens tensorwrappers
  TensorWrapper te_cu_seqlens_q, te_cu_seqlens_kv;
  te_cu_seqlens_q =
      MakeNvteTensor(cu_seqlens_q.data(), {static_cast<size_t>(b + 1)}, DType::kInt32);
  te_cu_seqlens_kv =
      MakeNvteTensor(cu_seqlens_kv.data(), {static_cast<size_t>(b + 1)}, DType::kInt32);

  // create workspace
  TensorWrapper workspace;

  auto dummy_seq_offsets = TensorWrapper(nullptr, {static_cast<size_t>(b + 1)}, DType::kInt32);
  // populate tensors with appropriate shapes and dtypes
  nvte_fused_attn_bwd(te_Q.data(), te_K.data(), te_V.data(), te_O.data(), te_dO.data(), te_S.data(),
                      te_dP.data(), &nvte_aux_tensor_pack, te_dQ.data(), te_dK.data(), te_dV.data(),
                      te_dBias.data(), te_cu_seqlens_q.data(), te_cu_seqlens_kv.data(),
1133
1134
                      dummy_seq_offsets.data(), dummy_seq_offsets.data(), max_seqlen_q,
                      max_seqlen_kv, attn_scale, p_dropout, qkv_layout_enum, bias_type_enum,
1135
                      attn_mask_type_enum, -1, -1, deterministic, workspace.data(), Q.stream());
1136
1137
1138
1139
1140
1141
1142
1143
1144

  // allocate memory for workspace
  auto workspace_data = AllocateSpace(workspace.shape(), workspace.dtype(), Q.place());
  workspace = MakeNvteTensor(workspace_data.data(), workspace.shape(), workspace.dtype());

  // execute kernel
  nvte_fused_attn_bwd(te_Q.data(), te_K.data(), te_V.data(), te_O.data(), te_dO.data(), te_S.data(),
                      te_dP.data(), &nvte_aux_tensor_pack, te_dQ.data(), te_dK.data(), te_dV.data(),
                      te_dBias.data(), te_cu_seqlens_q.data(), te_cu_seqlens_kv.data(),
1145
1146
                      dummy_seq_offsets.data(), dummy_seq_offsets.data(), max_seqlen_q,
                      max_seqlen_kv, attn_scale, p_dropout, qkv_layout_enum, bias_type_enum,
1147
                      attn_mask_type_enum, -1, -1, deterministic, workspace.data(), Q.stream());
1148
1149
1150

  // destroy tensor wrappers
  nvte_tensor_pack_destroy(&nvte_aux_tensor_pack);
Shijie's avatar
Shijie committed
1151
1152
}

Shijie's avatar
Shijie committed
1153
1154
std::vector<paddle::Tensor> te_scaled_softmax_forward(const paddle::Tensor &input,
                                                      float scale_factor) {
1155
1156
1157
1158
  NVTE_CHECK(input.shape().size() == 4, "expected 4D tensor");
  NVTE_CHECK(
      (input.dtype() == paddle::DataType::FLOAT16) || (input.dtype() == paddle::DataType::BFLOAT16),
      "Only fp16 and bf16 are supported");
Shijie's avatar
Shijie committed
1159

1160
1161
1162
1163
  const int batches = input.shape()[0];
  const int attn_heads = input.shape()[1];
  const int query_seq_len = input.shape()[2];
  const int key_seq_len = input.shape()[3];
Shijie's avatar
Shijie committed
1164

1165
1166
  NVTE_CHECK(key_seq_len <= 4096);
  NVTE_CHECK(query_seq_len > 1);
Shijie's avatar
Shijie committed
1167

1168
1169
  // Output
  auto softmax_results = paddle::empty_like(input, input.dtype(), input.place());
Shijie's avatar
Shijie committed
1170

1171
1172
  auto input_cu = MakeNvteTensor(input);
  auto softmax_results_cu = MakeNvteTensor(softmax_results);
Shijie's avatar
Shijie committed
1173

1174
1175
  nvte_scaled_softmax_forward(input_cu.data(), softmax_results_cu.data(), scale_factor,
                              input.stream());
Shijie's avatar
Shijie committed
1176

1177
  return {softmax_results};
Shijie's avatar
Shijie committed
1178
1179
1180
1181
}

void te_scaled_softmax_backward(paddle::Tensor &output_grads,  // NOLINT
                                const paddle::Tensor &softmax_results, float scale_factor) {
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
  NVTE_CHECK(output_grads.shape().size() == 4, "expected 4D tensor");
  NVTE_CHECK(softmax_results.shape().size() == 4, "expected 4D tensor");

  NVTE_CHECK((output_grads.dtype() == paddle::DataType::FLOAT16) ||
                 (output_grads.dtype() == paddle::DataType::BFLOAT16),
             "Only fp16 and bf16 are supported");
  NVTE_CHECK((softmax_results.dtype() == paddle::DataType::FLOAT16) ||
                 (softmax_results.dtype() == paddle::DataType::BFLOAT16),
             "Only fp16 and bf16 are supported");

  auto output_grads_cu = MakeNvteTensor(output_grads);
  auto softmax_results_cu = MakeNvteTensor(softmax_results);

  // Produce gradients in place.
  nvte_scaled_softmax_backward(output_grads_cu.data(), softmax_results_cu.data(),
                               output_grads_cu.data(), scale_factor, softmax_results.stream());
Shijie's avatar
Shijie committed
1198
1199
1200
1201
1202
}

std::vector<paddle::Tensor> te_scaled_masked_softmax_forward(const paddle::Tensor &input,
                                                             const paddle::Tensor &mask,
                                                             float scale_factor) {
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
  NVTE_CHECK(input.shape().size() == 4, "expected 4D tensor");
  NVTE_CHECK(mask.shape().size() == 4, "expected 4D tensor");
  NVTE_CHECK(
      (input.dtype() == paddle::DataType::FLOAT16) || (input.dtype() == paddle::DataType::BFLOAT16),
      "Only fp16 and bf16 are supported");

  const int batches = input.shape()[0];
  const int pad_batches = mask.shape()[0];
  const int attn_heads = input.shape()[1];
  const int query_seq_len = input.shape()[2];
  const int key_seq_len = input.shape()[3];

  NVTE_CHECK(key_seq_len <= 4096);
  NVTE_CHECK(query_seq_len > 1);
  NVTE_CHECK(pad_batches == 1 || pad_batches == batches);
  NVTE_CHECK(mask.shape()[1] == 1);
  NVTE_CHECK(mask.shape()[2] == query_seq_len);
  NVTE_CHECK(mask.shape()[3] == key_seq_len);

  // Output
  auto softmax_results = paddle::empty_like(input, input.dtype(), input.place());

  auto input_cu = MakeNvteTensor(input);
  auto mask_cu = MakeNvteTensor(mask);
  auto softmax_results_cu = MakeNvteTensor(softmax_results);

  nvte_scaled_masked_softmax_forward(input_cu.data(), mask_cu.data(), softmax_results_cu.data(),
                                     scale_factor, input.stream());

  return {softmax_results};
Shijie's avatar
Shijie committed
1233
1234
1235
1236
}

void te_scaled_masked_softmax_backward(paddle::Tensor &output_grads,  // NOLINT
                                       const paddle::Tensor &softmax_results, float scale_factor) {
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
  NVTE_CHECK(output_grads.shape().size() == 4, "expected 4D tensor");
  NVTE_CHECK(softmax_results.shape().size() == 4, "expected 4D tensor");

  NVTE_CHECK((output_grads.dtype() == paddle::DataType::FLOAT16) ||
                 (output_grads.dtype() == paddle::DataType::BFLOAT16),
             "Only fp16 and bf16 are supported");
  NVTE_CHECK((softmax_results.dtype() == paddle::DataType::FLOAT16) ||
                 (softmax_results.dtype() == paddle::DataType::BFLOAT16),
             "Only fp16 and bf16 are supported");

  auto output_grads_cu = MakeNvteTensor(output_grads);
  auto softmax_results_cu = MakeNvteTensor(softmax_results);

  // Produce gradients in place.
  nvte_scaled_softmax_backward(output_grads_cu.data(), softmax_results_cu.data(),
                               output_grads_cu.data(), scale_factor, softmax_results.stream());
Shijie's avatar
Shijie committed
1253
1254
1255
1256
}

std::vector<paddle::Tensor> te_scaled_upper_triang_masked_softmax_forward(
    const paddle::Tensor &input, float scale_factor) {
1257
1258
1259
1260
  NVTE_CHECK(input.shape().size() == 3, "expected 3D tensor");
  NVTE_CHECK(
      (input.dtype() == paddle::DataType::FLOAT16) || (input.dtype() == paddle::DataType::BFLOAT16),
      "Only fp16 and bf16 are supported");
Shijie's avatar
Shijie committed
1261

1262
1263
1264
  const int attn_batches = input.shape()[0];
  const int seq_len = input.shape()[1];
  NVTE_CHECK(seq_len <= 2048);
Shijie's avatar
Shijie committed
1265

1266
1267
  // Output
  auto softmax_results = paddle::empty_like(input, input.dtype(), input.place());
Shijie's avatar
Shijie committed
1268

1269
1270
  auto input_cu = MakeNvteTensor(input);
  auto softmax_results_cu = MakeNvteTensor(softmax_results);
Shijie's avatar
Shijie committed
1271

1272
1273
  nvte_scaled_upper_triang_masked_softmax_forward(input_cu.data(), softmax_results_cu.data(),
                                                  scale_factor, input.stream());
Shijie's avatar
Shijie committed
1274

1275
  return {softmax_results};
Shijie's avatar
Shijie committed
1276
1277
1278
1279
1280
}

void te_scaled_upper_triang_masked_softmax_backward(paddle::Tensor &output_grads,  // NOLINT
                                                    const paddle::Tensor &softmax_results,
                                                    float scale_factor) {
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
  NVTE_CHECK(output_grads.shape().size() == 3, "expected 3D tensor");
  NVTE_CHECK(softmax_results.shape().size() == 3, "expected 3D tensor");

  NVTE_CHECK((output_grads.dtype() == paddle::DataType::FLOAT16) ||
                 (output_grads.dtype() == paddle::DataType::BFLOAT16),
             "Only fp16 and bf16 are supported");
  NVTE_CHECK((softmax_results.dtype() == paddle::DataType::FLOAT16) ||
                 (softmax_results.dtype() == paddle::DataType::BFLOAT16),
             "Only fp16 and bf16 are supported");
  NVTE_CHECK(output_grads.shape()[1] == output_grads.shape()[2]);

  auto output_grads_cu = MakeNvteTensor(output_grads);
  auto softmax_results_cu = MakeNvteTensor(softmax_results);

  // Produce gradients in place.
  nvte_scaled_upper_triang_masked_softmax_backward(
      output_grads_cu.data(), softmax_results_cu.data(), output_grads_cu.data(), scale_factor,
      softmax_results.stream());
Shijie's avatar
Shijie committed
1299
1300
}

1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
__global__ void UpdateFP8MetaKernel(
    [[maybe_unused]] unsigned int
        identifier,  // This is used to relate kernel to cudaGraph nodes please refer to https://github.com/PaddlePaddle/Paddle/pull/60516
    const float *amax, const float *rolled_amax_history, const bool *non_weight_mask,
    float *amax_history, float *scale, float *scale_inv, bool update_weight_scale_inv, float margin,
    float fp8_max, size_t history_numel, size_t amax_numel) {
  int idx = blockIdx.x * blockDim.x + threadIdx.x;

  if (idx >= history_numel) {
    return;
  }

  amax_history[idx] = rolled_amax_history[idx];

  if (idx < amax_numel) {
    float sf = (fp8_max / amax[idx]) / powf(2.0f, margin);
    float scale_reg = ((amax[idx] > 0.0f) && isfinite(amax[idx])) ? sf : scale[idx];
    scale[idx] = scale_reg;
    if (update_weight_scale_inv || non_weight_mask[idx]) scale_inv[idx] = 1.0f / scale_reg;
    amax_history[idx] = 0.0f;
  }
}

1324
1325
constexpr int BLOCK_SIZE = 512;

1326
1327
1328
void amax_and_scale_update_inplace(paddle::Tensor &amax_history,  // NOLINT
                                   paddle::Tensor &scale,         // NOLINT
                                   paddle::Tensor &scale_inv,     // NOLINT
1329
1330
                                   const paddle::Tensor &non_weight_mask, int64_t fp8_dtype,
                                   float margin, const std::string &amax_compute) {
1331
1332
1333
1334
1335
  auto amax_history_ = MakeNvteTensor(amax_history);
  auto scale_ = MakeNvteTensor(scale);
  auto scale_inv_ = MakeNvteTensor(scale_inv);
  const auto non_weight_mask_ = MakeNvteTensor(non_weight_mask);
  nvte_delayed_scaling_recipe_amax_and_scale_update(
1336
1337
1338
      amax_history_.data(), scale_.data(), scale_inv_.data(), non_weight_mask_.data(),
      amax_history_.data(), scale_.data(), scale_inv_.data(), amax_compute.c_str(),
      static_cast<NVTEDType>(fp8_dtype), margin, amax_history.stream());
1339
}
1340

1341
1342
1343
1344
1345
1346
1347
void amax_and_scale_update_inplace_legacy(
    paddle::Tensor &amax_history,  // NOLINT
    paddle::Tensor &scale,         // NOLINT
    paddle::Tensor &scale_inv,     // NOLINT
    const paddle::Tensor &non_weight_mask,
    const paddle::optional<paddle::Tensor> &current_step_id_tensor, bool update_weight_scale_inv,
    bool fwd_update, float fp8_max, float margin, const std::string &amax_compute) {
1348
#if PADDLE_VERSION > 261
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
  NVTE_CHECK(amax_compute == "max" || amax_compute == "most_recent");

  paddle::Tensor amax;

  if (amax_compute == "max") {
    amax = amax_history.max({0});
  } else {
    amax = amax_history.slice(0, 1);
  }

  const auto rolled_amax_history = amax_history.roll({-1}, {0});

  auto amax_history_numel = amax_history.numel();
  auto amax_numel = amax.numel();
  size_t num_blocks = (amax_history_numel + BLOCK_SIZE - 1) / BLOCK_SIZE;

1365
1366
  const int *current_step_id_ptr =
      reinterpret_cast<const int *>(GetOptionalDataPtr(current_step_id_tensor));
1367
  auto parameterSetter = [current_step_id_ptr,
1368
                          fwd_update](phi::backends::gpu::gpuKernelParams &params) {
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
    if (fwd_update) {
      int current_step_id = *current_step_id_ptr;
      params.As<bool>(7) = (current_step_id == 0);
    }
  };

  const float *amax_ptr = amax.data<float>();
  const float *rolled_amax_history_ptr = rolled_amax_history.data<float>();
  const bool *non_weight_mask_ptr = non_weight_mask.data<bool>();
  float *amax_history_ptr = amax_history.data<float>();
  float *scale_ptr = scale.data<float>();
  float *scale_inv_ptr = scale_inv.data<float>();

1382
  phi::backends::gpu::CUDAGraphNodeLauncher::gpuKernelCallback_t cudaKernelCallback =
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
      [=](unsigned int id) {
        void *functionPtr = reinterpret_cast<void *>(&UpdateFP8MetaKernel);
        cudaFunction_t cudaFunc;
        PADDLE_ENFORCE_GPU_SUCCESS(cudaGetFuncBySymbol(&cudaFunc, functionPtr));
        UpdateFP8MetaKernel<<<num_blocks, BLOCK_SIZE, 0, amax_history.stream()>>>(
            id, amax_ptr, rolled_amax_history_ptr, non_weight_mask_ptr, amax_history_ptr, scale_ptr,
            scale_inv_ptr, update_weight_scale_inv, margin, fp8_max, amax_history_numel,
            amax_numel);
        NVTE_CHECK_CUDA(cudaGetLastError());
        return cudaFunc;
      };
  phi::backends::gpu::CUDAGraphNodeLauncher::Instance().KernelNodeLaunch(parameterSetter,
                                                                         cudaKernelCallback);
1396
1397
1398
1399
#else
  NVTE_ERROR(
      "amax_and_scale_update_inplace_legacy is not supported in old version of PaddlePaddle\n");
#endif
1400
1401
}

1402
1403
void update_latest_amax_history_inplace(paddle::Tensor &history,  // NOLINT
                                        const paddle::Tensor &amax) {
1404
1405
1406
  // Copy amax to history[0]
  NVTE_CHECK_CUDA(cudaMemcpyAsync(history.data(), amax.data(), amax.numel() * SizeOf(amax.dtype()),
                                  cudaMemcpyDeviceToDevice, amax.stream()));
1407
1408
}

1409
1410
1411
__global__ __launch_bounds__(BLOCK_SIZE) void mask_to_actual_seqlens_kernel(
    const bool *mask, int32_t *q_actual_seqlen, int32_t *kv_actual_seqlen, int q_seqlen,
    int kv_seqlen, bool need_kv) {
1412
1413
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
  typedef cub::BlockReduce<int, BLOCK_SIZE> BlockReduce;
  __shared__ typename BlockReduce::TempStorage q_smem;
  __shared__ typename BlockReduce::TempStorage kv_smem;
  unsigned int tid = threadIdx.x;
  unsigned int batch_offset = blockIdx.x * q_seqlen * kv_seqlen;

  // load mask, convert to 1/0, do accumulation
  int q = 0, kv = 0;
  for (unsigned int q_idx = tid * kv_seqlen; q_idx < q_seqlen * kv_seqlen;
       q_idx += BLOCK_SIZE * kv_seqlen) {
    q += (mask[q_idx + batch_offset] ? 0 : 1);
  }

  if (need_kv) {
    for (unsigned int kv_idx = tid; kv_idx < kv_seqlen; kv_idx += BLOCK_SIZE) {
      kv += (mask[kv_idx + batch_offset] ? 0 : 1);
1428
    }
1429
1430
1431
1432
1433
1434
1435
  }
  __syncthreads();

  // compute cub::BlockReduce
  int q_sum, kv_sum;
  q_sum = BlockReduce(q_smem).Sum(q);
  if (need_kv) kv_sum = BlockReduce(kv_smem).Sum(kv);
1436

1437
1438
1439
  // write result for this block to global mem
  if (tid == 0) {
    q_actual_seqlen[blockIdx.x + 1] = q_sum;
1440
    if (need_kv) {
1441
      kv_actual_seqlen[blockIdx.x + 1] = kv_sum;
1442
    }
1443
  }
1444
1445
1446
}

__global__ __launch_bounds__(BLOCK_SIZE) void block_prefix_sum_inplace(int32_t *x, int n) {
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
  typedef cub::BlockScan<int32_t, BLOCK_SIZE> BlockScan;
  __shared__ typename BlockScan::TempStorage smem;
  // +1 to ignore the first element
  int i = blockIdx.x * blockDim.x + threadIdx.x + 1;

  // load data
  int32_t thread_data[1];
  thread_data[0] = i < n ? x[i] : 0;
  __syncthreads();

  // CUB block prefix sum
  BlockScan(smem).InclusiveSum(thread_data, thread_data);
  __syncthreads();

  // write result
  if (i < n) {
    x[i] = thread_data[0];
  }
1465
1466
1467
1468
1469
1470
}

void mask_to_cu_seqlens(const paddle::Tensor &mask,
                        paddle::Tensor &q_cu_seqlen,                     // NOLINT
                        paddle::optional<paddle::Tensor> &kv_cu_seqlen,  // NOLINT
                        int q_seqlen, int kv_seqlen, bool need_kv) {
1471
1472
1473
1474
1475
1476
1477
1478
1479
1480
1481
1482
1483
1484
1485
1486
  if (need_kv) {
    NVTE_CHECK(GetOptionalDataPtr(kv_cu_seqlen) != nullptr,
               "kv_cu_seqlen must be provided when need_kv is true");
  }
  mask_to_actual_seqlens_kernel<<<mask.shape()[0], BLOCK_SIZE, 0, mask.stream()>>>(
      mask.data<bool>(), q_cu_seqlen.data<int32_t>(),
      reinterpret_cast<int32_t *>(GetOptionalDataPtr(kv_cu_seqlen)), q_seqlen, kv_seqlen, need_kv);
  // q_cu_seqlen shape: [bs+1], assume bs is not too large (<=512), so we can use a single block
  // to do prefix sum
  NVTE_CHECK(q_cu_seqlen.numel() - 1 <= BLOCK_SIZE, "batch size too large, kernel may fail");
  block_prefix_sum_inplace<<<1, BLOCK_SIZE, 0, mask.stream()>>>(q_cu_seqlen.data<int32_t>(),
                                                                q_cu_seqlen.numel());
  if (need_kv) {
    block_prefix_sum_inplace<<<1, BLOCK_SIZE, 0, mask.stream()>>>(
        reinterpret_cast<int32_t *>(GetOptionalDataPtr(kv_cu_seqlen)), kv_cu_seqlen->numel());
  }
1487
1488
}

1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509
}  // namespace paddle_ext
}  // namespace transformer_engine

PD_BUILD_OP(te_gemm)
    .Inputs({"A", paddle::Optional("A_scale_inverse"), "B", paddle::Optional("B_scale_inverse"),
             paddle::Optional("bias"), "_D", paddle::Optional("_D_scale"),
             paddle::Optional("_D_amax"), paddle::Optional("_pre_gelu_out"), "_workspace"})
    .Outputs({"D", paddle::Optional("D_scale"), paddle::Optional("D_amax"),
              paddle::Optional("pre_gelu_out"), "workspace"})
    .Attrs({"A_index: int64_t", "B_index: int64_t", "D_index: int64_t", "A_type: int64_t",
            "B_type: int64_t", "D_type: int64_t", "bias_type: int64_t", "transa: bool",
            "transb: bool", "grad: bool", "workspace_size: int64_t", "accumulate: bool",
            "use_split_accumulator: bool", "math_sm_count: int64_t"})
    .SetInplaceMap({{"_D", "D"},
                    {paddle::Optional("_D_scale"), paddle::Optional("D_scale")},
                    {paddle::Optional("_D_amax"), paddle::Optional("D_amax")},
                    {paddle::Optional("_pre_gelu_out"), paddle::Optional("pre_gelu_out")},
                    {"_workspace", "workspace"}})
    .SetKernelFn(PD_KERNEL(transformer_engine::paddle_ext::te_gemm));

PD_BUILD_OP(cast_to_fp8)
1510
    .Inputs({"Input", "Scale", "_Output", "_Amax", "_ScaleInv"})
1511
1512
    .Outputs({"Output", "Amax", "ScaleInv"})
    .Attrs({"index: int64_t", "otype: int64_t"})
1513
    .SetInplaceMap({{"_Output", "Output"}, {"_Amax", "Amax"}, {"_ScaleInv", "ScaleInv"}})
1514
1515
1516
1517
1518
1519
1520
    .SetKernelFn(PD_KERNEL(transformer_engine::paddle_ext::cast_to_fp8));

PD_BUILD_OP(cast_from_fp8)
    .Inputs({"Input", "ScaleInv"})
    .Outputs({"Output"})
    .Attrs({"index: int64_t", "itype: int64_t", "otype: int64_t"})
    .SetKernelFn(PD_KERNEL(transformer_engine::paddle_ext::cast_from_fp8));
1521
1522
1523
1524
1525
1526
1527
1528

PD_BUILD_OP(te_transpose)
    .Inputs({"Input"})
    .Outputs({"Output"})
    .Attrs({"otype: int64_t"})
    .SetKernelFn(PD_KERNEL(transformer_engine::paddle_ext::te_transpose));

PD_BUILD_OP(te_cast_transpose)
1529
    .Inputs({"Input", "Scale", "_CastedOutput", "_TransposedOutput", "_Amax", "_ScaleInv"})
1530
    .Outputs({"CastedOutput", "TransposedOutput", "Amax", "ScaleInv"})
1531
1532
1533
1534
    .SetInplaceMap({{"_CastedOutput", "CastedOutput"},
                    {"_TransposedOutput", "TransposedOutput"},
                    {"_Amax", "Amax"},
                    {"_ScaleInv", "ScaleInv"}})
1535
1536
1537
    .Attrs({"index: int64_t", "otype: int64_t"})
    .SetKernelFn(PD_KERNEL(transformer_engine::paddle_ext::te_cast_transpose));

1538
1539
1540
1541
1542
1543
1544
PD_BUILD_OP(te_cast_transpose_bgrad)
    .Inputs({"GradOutput", "Scale", "_Amax", "_ScaleInv"})
    .Outputs({"dBias", "CastedOutput", "TransposedOutput", "Amax", "ScaleInv"})
    .SetInplaceMap({{"_Amax", "Amax"}, {"_ScaleInv", "ScaleInv"}})
    .Attrs({"index: int64_t", "otype: int64_t"})
    .SetKernelFn(PD_KERNEL(transformer_engine::paddle_ext::te_cast_transpose_bgrad));

1545
1546
1547
1548
1549
1550
1551
1552
1553
1554
1555
1556
1557
PD_BUILD_OP(te_gelu_fp8)
    .Inputs({"Input", "Scale", "_Amax", "_ScaleInv"})
    .Outputs({"Output", "Amax", "ScaleInv"})
    .SetInplaceMap({{"_Amax", "Amax"}, {"_ScaleInv", "ScaleInv"}})
    .Attrs({"index: int64_t", "otype: int64_t"})
    .SetKernelFn(PD_KERNEL(transformer_engine::paddle_ext::te_gelu_fp8));

PD_BUILD_OP(te_gelu)
    .Inputs({"Input"})
    .Outputs({"Output"})
    .Attrs({"otype: int64_t"})
    .SetKernelFn(PD_KERNEL(transformer_engine::paddle_ext::te_gelu));

1558
1559
1560
1561
1562
1563
1564
1565
1566
1567
1568
1569
1570
1571
1572
1573
1574
1575
1576
PD_BUILD_OP(te_swiglu)
    .Inputs({"Input"})
    .Outputs({"Output"})
    .Attrs({"otype: int64_t"})
    .SetKernelFn(PD_KERNEL(transformer_engine::paddle_ext::te_swiglu));

PD_BUILD_OP(te_swiglu_fp8)
    .Inputs({"Input", "Scale", "_Amax", "_ScaleInv"})
    .Outputs({"Output", "Amax", "ScaleInv"})
    .SetInplaceMap({{"_Amax", "Amax"}, {"_ScaleInv", "ScaleInv"}})
    .Attrs({"index: int64_t", "otype: int64_t"})
    .SetKernelFn(PD_KERNEL(transformer_engine::paddle_ext::te_swiglu_fp8));

PD_BUILD_OP(te_dswiglu)
    .Inputs({"Grad", "Input"})
    .Outputs({"Output"})
    .Attrs({"otype: int64_t"})
    .SetKernelFn(PD_KERNEL(transformer_engine::paddle_ext::te_dswiglu));

1577
1578
1579
1580
1581
1582
1583
1584
1585
1586
1587
1588
1589
1590
1591
1592
1593
1594
1595
1596
1597
1598
1599
1600
1601
1602
PD_BUILD_OP(te_cast_transpose_bgrad_dgelu)
    .Inputs({"GradOutput", "GeluInput", "Scale", "_Amax", "_ScaleInv"})
    .Outputs({"CastedDgelu", "TransposedDgelu", "Dbias", "Amax", "ScaleInv"})
    .SetInplaceMap({{"_Amax", "Amax"}, {"_ScaleInv", "ScaleInv"}})
    .Attrs({"index: int64_t", "otype: int64_t"})
    .SetKernelFn(PD_KERNEL(transformer_engine::paddle_ext::te_cast_transpose_bgrad_dgelu));

PD_BUILD_OP(te_layernorm_fwd_fp8)
    .Inputs({"Input", "Weight", "Bias", "Scale", "_Amax", "_ScaleInv"})
    .Outputs({"Output", "Mu", "Rsigma", "Amax", "ScaleInv"})
    .SetInplaceMap({{"_Amax", "Amax"}, {"_ScaleInv", "ScaleInv"}})
    .Attrs({"eps: float", "index: int64_t", "otype: int64_t", "sm_margin: int64_t",
            "zero_centered_gamma: bool"})
    .SetKernelFn(PD_KERNEL(transformer_engine::paddle_ext::te_layernorm_fwd_fp8));

PD_BUILD_OP(te_layernorm_fwd)
    .Inputs({"Input", "Weight", "Bias"})
    .Outputs({"Output", "Mu", "Rsigma"})
    .Attrs({"eps: float", "otype: int64_t", "sm_margin: int64_t", "zero_centered_gamma: bool"})
    .SetKernelFn(PD_KERNEL(transformer_engine::paddle_ext::te_layernorm_fwd));

PD_BUILD_OP(te_layernorm_bwd)
    .Inputs({"Dz", "X", "Mu", "Rsigma", "Gamma"})
    .Outputs({"Dx", "Dgamma", "Dbeta"})
    .Attrs({"sm_margin: int64_t", "zero_centered_gamma: bool"})
    .SetKernelFn(PD_KERNEL(transformer_engine::paddle_ext::te_layernorm_bwd));
Shijie's avatar
Shijie committed
1603
1604
1605
1606

PD_BUILD_OP(te_rmsnorm_fwd)
    .Inputs({"Input", "Weight"})
    .Outputs({"Output", "InvVariance"})
1607
    .Attrs({"eps: float", "otype: int64_t", "sm_margin: int64_t", "zero_centered_gamma: bool"})
Shijie's avatar
Shijie committed
1608
1609
1610
1611
1612
1613
    .SetKernelFn(PD_KERNEL(transformer_engine::paddle_ext::te_rmsnorm_fwd));

PD_BUILD_OP(te_rmsnorm_fwd_fp8)
    .Inputs({"Input", "Weight", "Scale", "_Amax", "_ScaleInv"})
    .Outputs({"Output", "InvVariance", "Amax", "ScaleInv"})
    .SetInplaceMap({{"_Amax", "Amax"}, {"_ScaleInv", "ScaleInv"}})
1614
1615
    .Attrs({"eps: float", "index: int64_t", "otype: int64_t", "sm_margin: int64_t",
            "zero_centered_gamma: bool"})
Shijie's avatar
Shijie committed
1616
1617
1618
1619
1620
    .SetKernelFn(PD_KERNEL(transformer_engine::paddle_ext::te_rmsnorm_fwd_fp8));

PD_BUILD_OP(te_rmsnorm_bwd)
    .Inputs({"Dz", "X", "Rsigma", "Gamma"})
    .Outputs({"Dx", "Dgamma"})
1621
    .Attrs({"sm_margin: int64_t", "zero_centered_gamma: bool"})
Shijie's avatar
Shijie committed
1622
1623
1624
1625
    .SetKernelFn(PD_KERNEL(transformer_engine::paddle_ext::te_rmsnorm_bwd));

PD_BUILD_OP(te_fused_attn_fwd_qkvpacked)
    .Inputs({"QKV", "cu_seqlens", paddle::Optional("Bias"), "_O", paddle::Optional("_softmax_aux"),
Shijie's avatar
Shijie committed
1626
1627
             "_rng_state"})
    .Outputs({"O", paddle::Optional("softmax_aux"), "rng_state"})
Shijie's avatar
Shijie committed
1628
1629
    .Attrs({"b: int64_t", "h: int64_t", "d: int64_t", "total_seqs: int64_t", "max_seqlen: int64_t",
            "is_training: bool", "attn_scale: float", "p_dropout: float", "qkv_layout: std::string",
1630
1631
            "bias_type: std::string", "attn_mask_type: std::string", "qkv_type: int64_t",
            "rng_elts_per_thread: int64_t"})
Shijie's avatar
Shijie committed
1632
    .SetInplaceMap({{"_O", "O"},
Shijie's avatar
Shijie committed
1633
1634
                    {paddle::Optional("_softmax_aux"), paddle::Optional("softmax_aux")},
                    {"_rng_state", "rng_state"}})
Shijie's avatar
Shijie committed
1635
1636
1637
    .SetKernelFn(PD_KERNEL(transformer_engine::paddle_ext::te_fused_attn_fwd_qkvpacked));

PD_BUILD_OP(te_fused_attn_bwd_qkvpacked)
1638
1639
    .Inputs({"QKV", "cu_seqlens", "O", "dO", "softmax_aux", "_dQKV", paddle::Optional("_dBias"),
             "rng_state"})
Shijie's avatar
Shijie committed
1640
1641
1642
    .Outputs({"dQKV", paddle::Optional("dBias")})
    .Attrs({"b: int64_t", "h: int64_t", "d: int64_t", "total_seqs: int64_t", "max_seqlen: int64_t",
            "attn_scale: float", "p_dropout: float", "qkv_layout: std::string",
1643
1644
            "bias_type: std::string", "attn_mask_type: std::string", "qkv_type: int64_t",
            "deterministic: bool"})
Shijie's avatar
Shijie committed
1645
1646
1647
1648
1649
    .SetInplaceMap({{"_dQKV", "dQKV"}, {paddle::Optional("_dBias"), paddle::Optional("dBias")}})
    .SetKernelFn(PD_KERNEL(transformer_engine::paddle_ext::te_fused_attn_bwd_qkvpacked));

PD_BUILD_OP(te_fused_attn_fwd_kvpacked)
    .Inputs({"Q", "KV", "cu_seqlens_q", "cu_seqlens_kv", paddle::Optional("Bias"), "_O",
Shijie's avatar
Shijie committed
1650
1651
             paddle::Optional("_softmax_aux"), "_rng_state"})
    .Outputs({"O", paddle::Optional("softmax_aux"), "rng_state"})
Shijie's avatar
Shijie committed
1652
1653
1654
    .Attrs({"b: int64_t", "h: int64_t", "d: int64_t", "total_seqs_q: int64_t",
            "total_seqs_kv: int64_t", "max_seqlen_q: int64_t", "max_seqlen_kv: int64_t",
            "is_training: bool", "attn_scale: float", "p_dropout: float", "qkv_layout: std::string",
1655
1656
            "bias_type: std::string", "attn_mask_type: std::string", "qkv_type: int64_t",
            "rng_elts_per_thread: int64_t"})
Shijie's avatar
Shijie committed
1657
    .SetInplaceMap({{"_O", "O"},
Shijie's avatar
Shijie committed
1658
1659
                    {paddle::Optional("_softmax_aux"), paddle::Optional("softmax_aux")},
                    {"_rng_state", "rng_state"}})
Shijie's avatar
Shijie committed
1660
1661
1662
1663
    .SetKernelFn(PD_KERNEL(transformer_engine::paddle_ext::te_fused_attn_fwd_kvpacked));

PD_BUILD_OP(te_fused_attn_bwd_kvpacked)
    .Inputs({"Q", "KV", "cu_seqlens_q", "cu_seqlens_kv", "O", "dO", "softmax_aux", "_dQ", "_dKV",
1664
             paddle::Optional("_dBias"), "rng_state"})
Shijie's avatar
Shijie committed
1665
1666
1667
1668
    .Outputs({"dQ", "dKV", paddle::Optional("dBias")})
    .Attrs({"b: int64_t", "h: int64_t", "d: int64_t", "total_seqs_q: int64_t",
            "total_seqs_kv: int64_t", "max_seqlen_q: int64_t", "max_seqlen_kv: int64_t",
            "attn_scale: float", "p_dropout: float", "qkv_layout: std::string",
1669
1670
            "bias_type: std::string", "attn_mask_type: std::string", "qkv_type: int64_t",
            "deterministic: bool"})
Shijie's avatar
Shijie committed
1671
1672
1673
1674
1675
    .SetInplaceMap({{"_dQ", "dQ"},
                    {"_dKV", "dKV"},
                    {paddle::Optional("_dBias"), paddle::Optional("dBias")}})
    .SetKernelFn(PD_KERNEL(transformer_engine::paddle_ext::te_fused_attn_bwd_kvpacked));

Shijie's avatar
Shijie committed
1676
1677
1678
1679
1680
1681
1682
1683
1684
1685
1686
1687
1688
1689
1690
1691
1692
1693
1694
1695
PD_BUILD_OP(te_fused_attn_fwd)
    .Inputs({"Q", "K", "V", "cu_seqlens_q", "cu_seqlens_kv", paddle::Optional("Bias"), "_O",
             paddle::Optional("_softmax_aux"), "_rng_state"})
    .Outputs({"O", paddle::Optional("softmax_aux"), "rng_state"})
    .Attrs({"b: int64_t", "h: int64_t", "d: int64_t", "max_seqlen_q: int64_t",
            "max_seqlen_kv: int64_t", "is_training: bool", "attn_scale: float", "p_dropout: float",
            "qkv_layout: std::string", "bias_type: std::string", "attn_mask_type: std::string",
            "qkv_type: int64_t", "rng_elts_per_thread: int64_t"})
    .SetInplaceMap({{"_O", "O"},
                    {paddle::Optional("_softmax_aux"), paddle::Optional("softmax_aux")},
                    {"_rng_state", "rng_state"}})
    .SetKernelFn(PD_KERNEL(transformer_engine::paddle_ext::te_fused_attn_fwd));

PD_BUILD_OP(te_fused_attn_bwd)
    .Inputs({"Q", "K", "V", "cu_seqlens_q", "cu_seqlens_kv", "O", "dO", "softmax_aux", "_dQ", "_dK",
             "_dV", paddle::Optional("_dBias"), "rng_state"})
    .Outputs({"dQ", "dK", "dV", paddle::Optional("dBias")})
    .Attrs({"b: int64_t", "h: int64_t", "d: int64_t", "max_seqlen_q: int64_t",
            "max_seqlen_kv: int64_t", "attn_scale: float", "p_dropout: float",
            "qkv_layout: std::string", "bias_type: std::string", "attn_mask_type: std::string",
1696
            "qkv_type: int64_t", "deterministic: bool"})
Shijie's avatar
Shijie committed
1697
1698
1699
1700
1701
1702
    .SetInplaceMap({{"_dQ", "dQ"},
                    {"_dK", "dK"},
                    {"_dV", "dV"},
                    {paddle::Optional("_dBias"), paddle::Optional("dBias")}})
    .SetKernelFn(PD_KERNEL(transformer_engine::paddle_ext::te_fused_attn_bwd));

Shijie's avatar
Shijie committed
1703
1704
1705
1706
1707
1708
1709
1710
1711
1712
1713
1714
1715
1716
1717
1718
1719
1720
1721
1722
1723
1724
1725
1726
1727
1728
1729
1730
1731
1732
1733
1734
1735
1736
1737
1738
1739
1740
1741
1742
PD_BUILD_OP(te_scaled_softmax_forward)
    .Inputs({"input"})
    .Outputs({"softmax_results"})
    .Attrs({"scale_factor: float"})
    .SetKernelFn(PD_KERNEL(transformer_engine::paddle_ext::te_scaled_softmax_forward));

PD_BUILD_OP(te_scaled_softmax_backward)
    .Inputs({"out_grad_", "softmax_results"})
    .Outputs({"out_grad"})
    .Attrs({"scale_factor: float"})
    .SetInplaceMap({{"out_grad_", "out_grad"}})
    .SetKernelFn(PD_KERNEL(transformer_engine::paddle_ext::te_scaled_softmax_backward));

PD_BUILD_OP(te_scaled_masked_softmax_forward)
    .Inputs({"input", "mask"})
    .Outputs({"softmax_results"})
    .Attrs({"scale_factor: float"})
    .SetKernelFn(PD_KERNEL(transformer_engine::paddle_ext::te_scaled_masked_softmax_forward));

PD_BUILD_OP(te_scaled_masked_softmax_backward)
    .Inputs({"out_grad_", "softmax_results"})
    .Outputs({"out_grad"})
    .Attrs({"scale_factor: float"})
    .SetInplaceMap({{"out_grad_", "out_grad"}})
    .SetKernelFn(PD_KERNEL(transformer_engine::paddle_ext::te_scaled_masked_softmax_backward));

PD_BUILD_OP(te_scaled_upper_triang_masked_softmax_forward)
    .Inputs({"input"})
    .Outputs({"softmax_results"})
    .Attrs({"scale_factor: float"})
    .SetKernelFn(
        PD_KERNEL(transformer_engine::paddle_ext::te_scaled_upper_triang_masked_softmax_forward));

PD_BUILD_OP(te_scaled_upper_triang_masked_softmax_backward)
    .Inputs({"out_grad_", "softmax_results"})
    .Outputs({"out_grad"})
    .Attrs({"scale_factor: float"})
    .SetInplaceMap({{"out_grad_", "out_grad"}})
    .SetKernelFn(
        PD_KERNEL(transformer_engine::paddle_ext::te_scaled_upper_triang_masked_softmax_backward));
1743

1744
PD_BUILD_OP(amax_and_scale_update_inplace_legacy)
1745
1746
    .Inputs({"_amax_history", "_scale", "_scale_inv", "non_weight_mask",
             paddle::Optional("current_step_id_tensor")})
1747
1748
1749
1750
1751
1752
1753
1754
    .Outputs({"amax_history", "scale", "scale_inv"})
    .SetInplaceMap({{"_amax_history", "amax_history"},
                    {"_scale", "scale"},
                    {"_scale_inv", "scale_inv"}})
    .Attrs({"update_weight_scale_inv: bool", "fwd_update: bool", "fp8_max: float", "margin: float",
            "amax_compute: std::string"})
    .SetKernelFn(PD_KERNEL(transformer_engine::paddle_ext::amax_and_scale_update_inplace_legacy));

1755
PD_BUILD_OP(amax_and_scale_update_inplace)
1756
    .Inputs({"_amax_history", "_scale", "_scale_inv", "non_weight_mask"})
1757
1758
1759
1760
    .Outputs({"amax_history", "scale", "scale_inv"})
    .SetInplaceMap({{"_amax_history", "amax_history"},
                    {"_scale", "scale"},
                    {"_scale_inv", "scale_inv"}})
1761
    .Attrs({"fp8_dtype: int64_t", "margin: float", "amax_compute: std::string"})
1762
1763
1764
1765
1766
1767
1768
    .SetKernelFn(PD_KERNEL(transformer_engine::paddle_ext::amax_and_scale_update_inplace));

PD_BUILD_OP(update_latest_amax_history_inplace)
    .Inputs({"_history", "amax"})
    .Outputs({"history"})
    .SetInplaceMap({{"_history", "history"}})
    .SetKernelFn(PD_KERNEL(transformer_engine::paddle_ext::update_latest_amax_history_inplace));
1769
1770
1771
1772
1773
1774
1775
1776

PD_BUILD_OP(mask_to_cu_seqlens)
    .Inputs({"mask", "_q_cu_seqlen", paddle::Optional("_kv_cu_seqlen")})
    .Outputs({"q_cu_seqlen", paddle::Optional("kv_cu_seqlen")})
    .Attrs({"q_seqlen: int", "kv_seqlen: int", "need_kv: bool"})
    .SetInplaceMap({{"_q_cu_seqlen", "q_cu_seqlen"},
                    {paddle::Optional("_kv_cu_seqlen"), paddle::Optional("kv_cu_seqlen")}})
    .SetKernelFn(PD_KERNEL(transformer_engine::paddle_ext::mask_to_cu_seqlens));